MIPS: BCM63XX: Be consistent in clock bits enable naming
authorFlorian Fainelli <florian@openwrt.org>
Wed, 4 Jul 2012 14:57:09 +0000 (16:57 +0200)
committerRalf Baechle <ralf@linux-mips.org>
Mon, 23 Jul 2012 12:54:32 +0000 (13:54 +0100)
Remove the _CLK suffix from the BCM6368 clock bits definitions to be
consistent with what is already present.

Signed-off-by: Florian Fainelli <florian@openwrt.org>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/3312/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
arch/mips/bcm63xx/clk.c
arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h

index 9d57c71..8d2ea22 100644 (file)
@@ -120,7 +120,7 @@ static void enetsw_set(struct clk *clk, int enable)
 {
        if (!BCMCPU_IS_6368())
                return;
-       bcm_hwclock_set(CKCTL_6368_ROBOSW_CLK_EN |
+       bcm_hwclock_set(CKCTL_6368_ROBOSW_EN |
                        CKCTL_6368_SWPKT_USB_EN |
                        CKCTL_6368_SWPKT_SAR_EN, enable);
        if (enable) {
@@ -163,7 +163,7 @@ static void usbh_set(struct clk *clk, int enable)
        if (BCMCPU_IS_6348())
                bcm_hwclock_set(CKCTL_6348_USBH_EN, enable);
        else if (BCMCPU_IS_6368())
-               bcm_hwclock_set(CKCTL_6368_USBH_CLK_EN, enable);
+               bcm_hwclock_set(CKCTL_6368_USBH_EN, enable);
 }
 
 static struct clk clk_usbh = {
@@ -199,7 +199,7 @@ static void xtm_set(struct clk *clk, int enable)
        if (!BCMCPU_IS_6368())
                return;
 
-       bcm_hwclock_set(CKCTL_6368_SAR_CLK_EN |
+       bcm_hwclock_set(CKCTL_6368_SAR_EN |
                        CKCTL_6368_SWPKT_SAR_EN, enable);
 
        if (enable) {
index fdcd78c..e372132 100644 (file)
 #define CKCTL_6368_PHYMIPS_EN          (1 << 6)
 #define CKCTL_6368_SWPKT_USB_EN                (1 << 7)
 #define CKCTL_6368_SWPKT_SAR_EN                (1 << 8)
-#define CKCTL_6368_SPI_CLK_EN          (1 << 9)
-#define CKCTL_6368_USBD_CLK_EN         (1 << 10)
-#define CKCTL_6368_SAR_CLK_EN          (1 << 11)
-#define CKCTL_6368_ROBOSW_CLK_EN       (1 << 12)
-#define CKCTL_6368_UTOPIA_CLK_EN       (1 << 13)
-#define CKCTL_6368_PCM_CLK_EN          (1 << 14)
-#define CKCTL_6368_USBH_CLK_EN         (1 << 15)
+#define CKCTL_6368_SPI_EN              (1 << 9)
+#define CKCTL_6368_USBD_EN             (1 << 10)
+#define CKCTL_6368_SAR_EN              (1 << 11)
+#define CKCTL_6368_ROBOSW_EN           (1 << 12)
+#define CKCTL_6368_UTOPIA_EN           (1 << 13)
+#define CKCTL_6368_PCM_EN              (1 << 14)
+#define CKCTL_6368_USBH_EN             (1 << 15)
 #define CKCTL_6368_DISABLE_GLESS_EN    (1 << 16)
-#define CKCTL_6368_NAND_CLK_EN         (1 << 17)
-#define CKCTL_6368_IPSEC_CLK_EN                (1 << 18)
+#define CKCTL_6368_NAND_EN             (1 << 17)
+#define CKCTL_6368_IPSEC_EN            (1 << 18)
 
 #define CKCTL_6368_ALL_SAFE_EN         (CKCTL_6368_SWPKT_USB_EN |      \
                                        CKCTL_6368_SWPKT_SAR_EN |       \
-                                       CKCTL_6368_SPI_CLK_EN |         \
-                                       CKCTL_6368_USBD_CLK_EN |        \
-                                       CKCTL_6368_SAR_CLK_EN |         \
-                                       CKCTL_6368_ROBOSW_CLK_EN |      \
-                                       CKCTL_6368_UTOPIA_CLK_EN |      \
-                                       CKCTL_6368_PCM_CLK_EN |         \
-                                       CKCTL_6368_USBH_CLK_EN |        \
+                                       CKCTL_6368_SPI_EN |             \
+                                       CKCTL_6368_USBD_EN |            \
+                                       CKCTL_6368_SAR_EN |             \
+                                       CKCTL_6368_ROBOSW_EN |          \
+                                       CKCTL_6368_UTOPIA_EN |          \
+                                       CKCTL_6368_PCM_EN |             \
+                                       CKCTL_6368_USBH_EN |            \
                                        CKCTL_6368_DISABLE_GLESS_EN |   \
-                                       CKCTL_6368_NAND_CLK_EN |        \
-                                       CKCTL_6368_IPSEC_CLK_EN)
+                                       CKCTL_6368_NAND_EN |            \
+                                       CKCTL_6368_IPSEC_EN)
 
 /* System PLL Control register  */
 #define PERF_SYS_PLL_CTL_REG           0x8