ASoC: Mediatek: MT8183: set data align
authorShunli Wang <shunli.wang@mediatek.com>
Thu, 16 May 2019 09:54:38 +0000 (17:54 +0800)
committerMark Brown <broonie@kernel.org>
Thu, 16 May 2019 10:13:21 +0000 (11:13 +0100)
This patch sets register and bit information about
data align for every memory interface.

Signed-off-by: Shunli Wang <shunli.wang@mediatek.com>
Signed-off-by: Mark Brown <broonie@kernel.org>
sound/soc/mediatek/mt8183/mt8183-afe-pcm.c

index 1bc0faf..ab2bce1 100644 (file)
@@ -437,7 +437,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = DL1_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = DL1_HD_SFT,
+               .hd_align_mshift = DL1_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -456,7 +458,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = DL2_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = DL2_HD_SFT,
+               .hd_align_mshift = DL2_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -475,7 +479,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = DL3_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = DL3_HD_SFT,
+               .hd_align_mshift = DL3_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -494,7 +500,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = VUL2_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = VUL2_HD_SFT,
+               .hd_align_mshift = VUL2_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -513,7 +521,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = AWB_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = AWB_HD_SFT,
+               .hd_align_mshift = AWB_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -532,7 +542,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = AWB2_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = AWB2_HD_SFT,
+               .hd_align_mshift = AWB2_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -551,7 +563,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = VUL12_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = VUL12_HD_SFT,
+               .hd_align_mshift = VUL12_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -570,7 +584,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = AFE_DAC_CON0,
                .enable_shift = MOD_DAI_ON_SFT,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = MOD_DAI_HD_SFT,
+               .hd_align_mshift = MOD_DAI_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,
@@ -589,7 +605,9 @@ static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
                .enable_reg = -1,       /* control in tdm for sync start */
                .enable_shift = -1,
                .hd_reg = AFE_MEMIF_HD_MODE,
+               .hd_align_reg = AFE_MEMIF_HDALIGN,
                .hd_shift = HDMI_HD_SFT,
+               .hd_align_mshift = HDMI_HD_ALIGN_MASK_SFT,
                .agent_disable_reg = -1,
                .agent_disable_shift = -1,
                .msb_reg = -1,