drm/i915/gt: Set BLIT_CCTL reg to un-cached
authorAyaz A Siddiqui <ayaz.siddiqui@intel.com>
Fri, 3 Sep 2021 09:21:51 +0000 (14:51 +0530)
committerRamalingam C <ramalingam.c@intel.com>
Fri, 3 Sep 2021 14:47:22 +0000 (20:17 +0530)
Blitter commands which do not have MOCS fields rely on
cacheability of BlitterCacheControlRegister which was mapped
to index 0 by default.Once we changed the MOCS value of
index 0 to L3 WB, tests like gem_linear_blits started failing
due to a change in cacheability from UC to WB.

Program and place the BlitterCacheControlRegister in
build_aux_regs().

Reviewed-by: Matt Roper <matthew.d.roper@intel.com>
Signed-off-by: Ayaz A Siddiqui <ayaz.siddiqui@intel.com>
Signed-off-by: Ramalingam C <ramalingam.c@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20210903092153.535736-4-ayaz.siddiqui@intel.com
drivers/gpu/drm/i915/gt/intel_workarounds.c
drivers/gpu/drm/i915/i915_reg.h

index ef7255a..c314d49 100644 (file)
@@ -675,6 +675,41 @@ static void fakewa_disable_nestedbb_mode(struct intel_engine_cs *engine,
        wa_masked_dis(wal, RING_MI_MODE(engine->mmio_base), TGL_NESTED_BB_EN);
 }
 
+static void gen12_ctx_gt_mocs_init(struct intel_engine_cs *engine,
+                                  struct i915_wa_list *wal)
+{
+       u8 mocs;
+
+       /*
+        * Some blitter commands do not have a field for MOCS, those
+        * commands will use MOCS index pointed by BLIT_CCTL.
+        * BLIT_CCTL registers are needed to be programmed to un-cached.
+        */
+       if (engine->class == COPY_ENGINE_CLASS) {
+               mocs = engine->gt->mocs.uc_index;
+               wa_write_clr_set(wal,
+                                BLIT_CCTL(engine->mmio_base),
+                                BLIT_CCTL_MASK,
+                                BLIT_CCTL_MOCS(mocs, mocs));
+       }
+}
+
+/*
+ * gen12_ctx_gt_fake_wa_init() aren't programmingan official workaround
+ * defined by the hardware team, but it programming general context registers.
+ * Adding those context register programming in context workaround
+ * allow us to use the wa framework for proper application and validation.
+ */
+static void
+gen12_ctx_gt_fake_wa_init(struct intel_engine_cs *engine,
+                         struct i915_wa_list *wal)
+{
+       if (GRAPHICS_VER_FULL(engine->i915) >= IP_VER(12, 55))
+               fakewa_disable_nestedbb_mode(engine, wal);
+
+       gen12_ctx_gt_mocs_init(engine, wal);
+}
+
 static void
 __intel_engine_init_ctx_wa(struct intel_engine_cs *engine,
                           struct i915_wa_list *wal,
@@ -685,8 +720,12 @@ __intel_engine_init_ctx_wa(struct intel_engine_cs *engine,
        wa_init_start(wal, name, engine->name);
 
        /* Applies to all engines */
-       if (GRAPHICS_VER_FULL(i915) >= IP_VER(12, 55))
-               fakewa_disable_nestedbb_mode(engine, wal);
+       /*
+        * Fake workarounds are not the actual workaround but
+        * programming of context registers using workaround framework.
+        */
+       if (GRAPHICS_VER(i915) >= 12)
+               gen12_ctx_gt_fake_wa_init(engine, wal);
 
        if (engine->class != RENDER_CLASS)
                goto done;
index 0f44fcf..00b17bc 100644 (file)
@@ -2577,6 +2577,15 @@ static inline bool i915_mmio_reg_valid(i915_reg_t reg)
                (REG_FIELD_PREP(CMD_CCTL_WRITE_OVERRIDE_MASK, (write) << 1) | \
                 REG_FIELD_PREP(CMD_CCTL_READ_OVERRIDE_MASK, (read) << 1))
 
+#define BLIT_CCTL(base) _MMIO((base) + 0x204)
+#define   BLIT_CCTL_DST_MOCS_MASK       REG_GENMASK(14, 8)
+#define   BLIT_CCTL_SRC_MOCS_MASK       REG_GENMASK(6, 0)
+#define   BLIT_CCTL_MASK (BLIT_CCTL_DST_MOCS_MASK | \
+                         BLIT_CCTL_SRC_MOCS_MASK)
+#define   BLIT_CCTL_MOCS(dst, src)                                    \
+               (REG_FIELD_PREP(BLIT_CCTL_DST_MOCS_MASK, (dst) << 1) | \
+                REG_FIELD_PREP(BLIT_CCTL_SRC_MOCS_MASK, (src) << 1))
+
 #define RING_RESET_CTL(base)   _MMIO((base) + 0xd0)
 #define   RESET_CTL_CAT_ERROR     REG_BIT(2)
 #define   RESET_CTL_READY_TO_RESET REG_BIT(1)