arm64: dts: mt8183: Add gce client reg for display subcomponents
authorHsin-Yi Wang <hsinyi@chromium.org>
Wed, 24 Mar 2021 07:08:42 +0000 (15:08 +0800)
committerMatthias Brugger <matthias.bgg@gmail.com>
Mon, 29 Mar 2021 15:26:12 +0000 (17:26 +0200)
Add mediatek,gce-client-reg for mmsys, ccorr, aal, gamma, dither.

Fixes: 91f9c963ce79 ("arm64: dts: mt8183: Add display nodes for MT8183")
Signed-off-by: Hsin-Yi Wang <hsinyi@chromium.org>
Tested-by: Enric Balletbo i Serra <enric.balletbo@collabora.com>
Link: https://lore.kernel.org/r/20210324070842.1037233-1-hsinyi@chromium.org
Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
arch/arm64/boot/dts/mediatek/mt8183.dtsi

index fcf8252..b5ca610 100644 (file)
                        compatible = "mediatek,mt8183-mmsys", "syscon";
                        reg = <0 0x14000000 0 0x1000>;
                        #clock-cells = <1>;
+                       mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
+                                <&gce 1 CMDQ_THR_PRIO_HIGHEST>;
+                       mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
                };
 
                ovl0: ovl@14008000 {
                        interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
                        power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
                        clocks = <&mmsys CLK_MM_DISP_CCORR0>;
+                       mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
                };
 
                aal0: aal@14010000 {
                        interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_LOW>;
                        power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
                        clocks = <&mmsys CLK_MM_DISP_AAL0>;
+                       mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
                };
 
                gamma0: gamma@14011000 {
                        interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_LOW>;
                        power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
                        clocks = <&mmsys CLK_MM_DISP_GAMMA0>;
+                       mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
                };
 
                dither0: dither@14012000 {
                        interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_LOW>;
                        power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
                        clocks = <&mmsys CLK_MM_DISP_DITHER0>;
+                       mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
                };
 
                dsi0: dsi@14014000 {