mfd: wm5102: Map in additional FLL control registers
authorMark Brown <broonie@opensource.wolfsonmicro.com>
Wed, 6 Mar 2013 06:28:14 +0000 (14:28 +0800)
committerSamuel Ortiz <sameo@linux.intel.com>
Mon, 8 Apr 2013 16:22:37 +0000 (18:22 +0200)
Signed-off-by: Mark Brown <broonie@opensource.wolfsonmicro.com>
Signed-off-by: Samuel Ortiz <sameo@linux.intel.com>
drivers/mfd/wm5102-tables.c

index ad1cc3b..268664d 100644 (file)
@@ -314,12 +314,14 @@ static const struct reg_default wm5102_reg_default[] = {
        { 0x00000176, 0x0000 },   /* R374   - FLL1 Control 6 */ 
        { 0x00000177, 0x0181 },   /* R375   - FLL1 Loop Filter Test 1 */ 
        { 0x00000178, 0x0000 },   /* R376   - FLL1 NCO Test 0 */
+       { 0x00000179, 0x0000 },   /* R377   - FLL1 Control 7 */
        { 0x00000181, 0x0000 },   /* R385   - FLL1 Synchroniser 1 */ 
        { 0x00000182, 0x0000 },   /* R386   - FLL1 Synchroniser 2 */ 
        { 0x00000183, 0x0000 },   /* R387   - FLL1 Synchroniser 3 */ 
        { 0x00000184, 0x0000 },   /* R388   - FLL1 Synchroniser 4 */ 
        { 0x00000185, 0x0000 },   /* R389   - FLL1 Synchroniser 5 */ 
        { 0x00000186, 0x0000 },   /* R390   - FLL1 Synchroniser 6 */ 
+       { 0x00000187, 0x0001 },   /* R391   - FLL1 Synchroniser 7 */
        { 0x00000189, 0x0000 },   /* R393   - FLL1 Spread Spectrum */ 
        { 0x0000018A, 0x0004 },   /* R394   - FLL1 GPIO Clock */ 
        { 0x00000191, 0x0000 },   /* R401   - FLL2 Control 1 */ 
@@ -330,12 +332,14 @@ static const struct reg_default wm5102_reg_default[] = {
        { 0x00000196, 0x0000 },   /* R406   - FLL2 Control 6 */ 
        { 0x00000197, 0x0000 },   /* R407   - FLL2 Loop Filter Test 1 */ 
        { 0x00000198, 0x0000 },   /* R408   - FLL2 NCO Test 0 */
+       { 0x00000199, 0x0000 },   /* R409   - FLL2 Control 7 */
        { 0x000001A1, 0x0000 },   /* R417   - FLL2 Synchroniser 1 */ 
        { 0x000001A2, 0x0000 },   /* R418   - FLL2 Synchroniser 2 */ 
        { 0x000001A3, 0x0000 },   /* R419   - FLL2 Synchroniser 3 */ 
        { 0x000001A4, 0x0000 },   /* R420   - FLL2 Synchroniser 4 */ 
        { 0x000001A5, 0x0000 },   /* R421   - FLL2 Synchroniser 5 */ 
        { 0x000001A6, 0x0000 },   /* R422   - FLL2 Synchroniser 6 */ 
+       { 0x000001A7, 0x0001 },   /* R423   - FLL2 Synchroniser 7 */
        { 0x000001A9, 0x0000 },   /* R425   - FLL2 Spread Spectrum */ 
        { 0x000001AA, 0x0004 },   /* R426   - FLL2 GPIO Clock */ 
        { 0x00000200, 0x0006 },   /* R512   - Mic Charge Pump 1 */ 
@@ -1075,12 +1079,14 @@ static bool wm5102_readable_register(struct device *dev, unsigned int reg)
        case ARIZONA_FLL1_CONTROL_6:
        case ARIZONA_FLL1_LOOP_FILTER_TEST_1:
        case ARIZONA_FLL1_NCO_TEST_0:
+       case ARIZONA_FLL1_CONTROL_7:
        case ARIZONA_FLL1_SYNCHRONISER_1:
        case ARIZONA_FLL1_SYNCHRONISER_2:
        case ARIZONA_FLL1_SYNCHRONISER_3:
        case ARIZONA_FLL1_SYNCHRONISER_4:
        case ARIZONA_FLL1_SYNCHRONISER_5:
        case ARIZONA_FLL1_SYNCHRONISER_6:
+       case ARIZONA_FLL1_SYNCHRONISER_7:
        case ARIZONA_FLL1_SPREAD_SPECTRUM:
        case ARIZONA_FLL1_GPIO_CLOCK:
        case ARIZONA_FLL2_CONTROL_1:
@@ -1091,12 +1097,14 @@ static bool wm5102_readable_register(struct device *dev, unsigned int reg)
        case ARIZONA_FLL2_CONTROL_6:
        case ARIZONA_FLL2_LOOP_FILTER_TEST_1:
        case ARIZONA_FLL2_NCO_TEST_0:
+       case ARIZONA_FLL2_CONTROL_7:
        case ARIZONA_FLL2_SYNCHRONISER_1:
        case ARIZONA_FLL2_SYNCHRONISER_2:
        case ARIZONA_FLL2_SYNCHRONISER_3:
        case ARIZONA_FLL2_SYNCHRONISER_4:
        case ARIZONA_FLL2_SYNCHRONISER_5:
        case ARIZONA_FLL2_SYNCHRONISER_6:
+       case ARIZONA_FLL2_SYNCHRONISER_7:
        case ARIZONA_FLL2_SPREAD_SPECTRUM:
        case ARIZONA_FLL2_GPIO_CLOCK:
        case ARIZONA_MIC_CHARGE_PUMP_1: