RISC-V: Fix vwrite_csr.c and vread_csr.c
authorKito Cheng <kito.cheng@sifive.com>
Mon, 19 Dec 2022 09:28:25 +0000 (17:28 +0800)
committerKito Cheng <kito.cheng@sifive.com>
Mon, 19 Dec 2022 09:39:33 +0000 (17:39 +0800)
gcc/testsuite:

* gcc.target/riscv/rvv/base/vread_csr.c: Use specific option
instead.
* gcc.target/riscv/rvv/base/vwrite_csr.c: Ditto.

gcc/testsuite/gcc.target/riscv/rvv/base/vread_csr.c
gcc/testsuite/gcc.target/riscv/rvv/base/vwrite_csr.c

index 69c9c1f..ac5484f 100644 (file)
@@ -1,6 +1,5 @@
 /* { dg-do compile } */
-/* { dg-additional-options "-O3" } */
-/* { dg-skip-if "test intrinsic using rvv" { *-*-* } { "*" } { "-march=rv*v*zfh*" } } */
+/* { dg-options "-O3 -march=rv32gcv -mabi=ilp32d" } */
 
 #include "riscv_vector.h"
 
index f9b4e88..830ddb9 100644 (file)
@@ -1,6 +1,5 @@
 /* { dg-do compile } */
-/* { dg-additional-options "-O3" } */
-/* { dg-skip-if "test intrinsic using rvv" { *-*-* } { "*" } { "-march=rv*v*zfh*" } } */
+/* { dg-options "-O3 -march=rv32gcv -mabi=ilp32d" } */
 
 #include "riscv_vector.h"