drm/amd/display: Extend DMCUB offload testing into dcn20/21
authorNicholas Kazlauskas <nicholas.kazlauskas@amd.com>
Mon, 18 Nov 2019 18:31:04 +0000 (13:31 -0500)
committerAlex Deucher <alexander.deucher@amd.com>
Thu, 5 Dec 2019 21:33:11 +0000 (16:33 -0500)
[Why]
To quickly validate whether DMCUB is running and accepting commands for
offload testing we want to intercept a common sequence as part of
modeset programming.

[How]
OTG enable will cause the most impact in terms of golden register
changes and it's a single register write.

This approach was previously done in dcn10 code when it was shared with
dcn20 but it wasn't ported over to the dcn20 code.

Port over start, execute and wait sequence into dcn20_optc.

Signed-off-by: Nicholas Kazlauskas <nicholas.kazlauskas@amd.com>
Reviewed-by: Tony Cheng <Tony.Cheng@amd.com>
Acked-by: Leo Li <sunpeng.li@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_optc.c

index f5854a5..673c83e 100644 (file)
@@ -59,11 +59,16 @@ bool optc2_enable_crtc(struct timing_generator *optc)
        REG_UPDATE(CONTROL,
                        VTG0_ENABLE, 1);
 
+       REG_SEQ_START();
+
        /* Enable CRTC */
        REG_UPDATE_2(OTG_CONTROL,
                        OTG_DISABLE_POINT_CNTL, 3,
                        OTG_MASTER_EN, 1);
 
+       REG_SEQ_SUBMIT();
+       REG_SEQ_WAIT_DONE();
+
        return true;
 }