r600g,radeonsi: switch all occurences of array_size to util_max_layer
authorMarek Olšák <marek.olsak@amd.com>
Sat, 26 Jul 2014 15:15:39 +0000 (17:15 +0200)
committerMarek Olšák <marek.olsak@amd.com>
Mon, 28 Jul 2014 21:57:08 +0000 (23:57 +0200)
This fixes 3D texture support in all these cases, because array_size is 1
with 3D textures and depth0 actually contains the "array size".
util_max_layer is universal and returns the last layer index for any texture
target.

A lot of the cases below can't actually be hit with 3D textures, but let's
be consistent.

This fixes a failure in:
    piglit layered-rendering/clear-color-all-types 3d single_level
for r600g and radeonsi, which was caused by an incorrect CMASK size
calculation.

Cc: mesa-stable@lists.freedesktop.org
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
src/gallium/drivers/r600/r600_blit.c
src/gallium/drivers/radeon/r600_texture.c
src/gallium/drivers/radeonsi/si_blit.c

index 962be60..c98206f 100644 (file)
@@ -429,7 +429,8 @@ static void r600_clear(struct pipe_context *ctx, unsigned buffers,
                 * disable fast clear for texture array.
                 */
                /* Only use htile for first level */
-               if (rtex->htile_buffer && !level && rtex->surface.array_size == 1) {
+               if (rtex->htile_buffer && !level &&
+                   util_max_layer(&rtex->resource.b.b, level) == 0) {
                        if (rtex->depth_clear_value != depth) {
                                rtex->depth_clear_value = depth;
                                rctx->db_state.atom.dirty = true;
@@ -828,7 +829,7 @@ static void r600_flush_resource(struct pipe_context *ctx,
 
        if (!rtex->is_depth && rtex->cmask.size) {
                r600_blit_decompress_color(ctx, rtex, 0, res->last_level,
-                                          0, res->array_size - 1);
+                                          0, util_max_layer(res, 0));
        }
 }
 
index ac9f680..482bbff 100644 (file)
@@ -380,7 +380,8 @@ void r600_texture_get_cmask_info(struct r600_common_screen *rscreen,
 
        out->slice_tile_max = ((pitch_elements * height) / (128*128)) - 1;
        out->alignment = MAX2(256, base_align);
-       out->size = rtex->surface.array_size * align(slice_bytes, base_align);
+       out->size = (util_max_layer(&rtex->resource.b.b, 0) + 1) *
+                   align(slice_bytes, base_align);
 }
 
 static void si_texture_get_cmask_info(struct r600_common_screen *rscreen,
@@ -427,7 +428,8 @@ static void si_texture_get_cmask_info(struct r600_common_screen *rscreen,
                out->slice_tile_max -= 1;
 
        out->alignment = MAX2(256, base_align);
-       out->size = rtex->surface.array_size * align(slice_bytes, base_align);
+       out->size = (util_max_layer(&rtex->resource.b.b, 0) + 1) *
+                   align(slice_bytes, base_align);
 }
 
 static void r600_texture_allocate_cmask(struct r600_common_screen *rscreen,
@@ -523,7 +525,8 @@ static unsigned si_texture_htile_alloc_size(struct r600_common_screen *rscreen,
        pipe_interleave_bytes = rscreen->tiling_info.group_bytes;
        base_align = num_pipes * pipe_interleave_bytes;
 
-       return rtex->surface.array_size * align(slice_bytes, base_align);
+       return (util_max_layer(&rtex->resource.b.b, 0) + 1) *
+               align(slice_bytes, base_align);
 }
 
 static unsigned r600_texture_htile_alloc_size(struct r600_common_screen *rscreen,
index 9b01867..bc31dfd 100644 (file)
@@ -753,7 +753,7 @@ static void si_flush_resource(struct pipe_context *ctx,
 
        if (!rtex->is_depth && rtex->cmask.size) {
                si_blit_decompress_color(ctx, rtex, 0, res->last_level,
-                                        0, res->array_size - 1);
+                                        0, util_max_layer(res, 0));
        }
 }