MIPS: Ingenic: Fix bugs when detecting L2 cache of JZ4775 and X1000E.
author周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
Tue, 22 Sep 2020 01:24:44 +0000 (09:24 +0800)
committerThomas Bogendoerfer <tsbogend@alpha.franken.de>
Sun, 27 Sep 2020 08:58:10 +0000 (10:58 +0200)
1.Fix bugs when detecting ways value of JZ4775's L2 cache.
2.Fix bugs when detecting sets value and ways value of X1000E's L2 cache.

Signed-off-by: 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
Reviewed-by: Paul Cercueil <paul@crapouillou.net>
Signed-off-by: Thomas Bogendoerfer <tsbogend@alpha.franken.de>
arch/mips/mm/sc-mips.c

index 97dc051..dd0a5be 100644 (file)
@@ -228,6 +228,7 @@ static inline int __init mips_sc_probe(void)
                 * contradicted by all documentation.
                 */
                case MACH_INGENIC_JZ4770:
+               case MACH_INGENIC_JZ4775:
                        c->scache.ways = 4;
                        break;
 
@@ -236,6 +237,7 @@ static inline int __init mips_sc_probe(void)
                 * but that is contradicted by all documentation.
                 */
                case MACH_INGENIC_X1000:
+               case MACH_INGENIC_X1000E:
                        c->scache.sets = 256;
                        c->scache.ways = 4;
                        break;