projects
/
platform
/
kernel
/
linux-exynos.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
69c9ae5
)
clk: sunxi-ng: sun6i: Fix enable bit offset for hdmi-ddc module clock
author
Chen-Yu Tsai
<wens@csie.org>
Tue, 14 Feb 2017 02:23:32 +0000
(10:23 +0800)
committer
Maxime Ripard
<maxime.ripard@free-electrons.com>
Mon, 6 Mar 2017 06:36:04 +0000
(07:36 +0100)
The enable bit offset for the hdmi-ddc module clock is wrong. It is
pointing to the main hdmi module clock enable bit.
Reported-by: Bob Ham <rah@settrans.net>
Fixes:
c6e6c96d8fa6
("clk: sunxi-ng: Add A31/A31s clocks")
Cc: stable@vger.kernel.org # 4.9.x-
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
drivers/clk/sunxi-ng/ccu-sun6i-a31.c
patch
|
blob
|
history
diff --git
a/drivers/clk/sunxi-ng/ccu-sun6i-a31.c
b/drivers/clk/sunxi-ng/ccu-sun6i-a31.c
index
4c9a920
..
89e68d2
100644
(file)
--- a/
drivers/clk/sunxi-ng/ccu-sun6i-a31.c
+++ b/
drivers/clk/sunxi-ng/ccu-sun6i-a31.c
@@
-608,7
+608,7
@@
static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", lcd_ch1_parents,
0x150, 0, 4, 24, 2, BIT(31),
CLK_SET_RATE_PARENT);
-static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M", 0x150, BIT(3
1
), 0);
+static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M", 0x150, BIT(3
0
), 0);
static SUNXI_CCU_GATE(ps_clk, "ps", "lcd1-ch1", 0x140, BIT(31), 0);