return info;
}
+static struct radv_discard_rectangle_info
+radv_pipeline_init_discard_rectangle_info(struct radv_graphics_pipeline *pipeline,
+ const VkGraphicsPipelineCreateInfo *pCreateInfo)
+{
+ const VkPipelineDiscardRectangleStateCreateInfoEXT *discard_rectangle_info =
+ vk_find_struct_const(pCreateInfo->pNext, PIPELINE_DISCARD_RECTANGLE_STATE_CREATE_INFO_EXT);
+ struct radv_discard_rectangle_info info = {0};
+
+ if (discard_rectangle_info) {
+ info.mode = discard_rectangle_info->discardRectangleMode;
+ if (!(pipeline->dynamic_states & RADV_DYNAMIC_DISCARD_RECTANGLE)) {
+ typed_memcpy(info.rects, discard_rectangle_info->pDiscardRectangles,
+ discard_rectangle_info->discardRectangleCount);
+ }
+ info.count = discard_rectangle_info->discardRectangleCount;
+ }
+
+ return info;
+}
+
static struct radv_multisample_info
radv_pipeline_init_multisample_info(struct radv_graphics_pipeline *pipeline,
const VkGraphicsPipelineCreateInfo *pCreateInfo)
info.ts = radv_pipeline_init_tessellation_info(pipeline, pCreateInfo);
info.vp = radv_pipeline_init_viewport_info(pipeline, pCreateInfo);
info.rs = radv_pipeline_init_rasterization_info(pipeline, pCreateInfo);
+ info.dr = radv_pipeline_init_discard_rectangle_info(pipeline, pCreateInfo);
info.ms = radv_pipeline_init_multisample_info(pipeline, pCreateInfo);
info.ds = radv_pipeline_init_depth_stencil_info(pipeline, pCreateInfo);
}
}
- const VkPipelineDiscardRectangleStateCreateInfoEXT *discard_rectangle_info =
- vk_find_struct_const(pCreateInfo->pNext, PIPELINE_DISCARD_RECTANGLE_STATE_CREATE_INFO_EXT);
if (needed_states & RADV_DYNAMIC_DISCARD_RECTANGLE) {
- dynamic->discard_rectangle.count = discard_rectangle_info->discardRectangleCount;
+ dynamic->discard_rectangle.count = info->dr.count;
if (states & RADV_DYNAMIC_DISCARD_RECTANGLE) {
- typed_memcpy(dynamic->discard_rectangle.rectangles,
- discard_rectangle_info->pDiscardRectangles,
- discard_rectangle_info->discardRectangleCount);
+ typed_memcpy(dynamic->discard_rectangle.rectangles, info->dr.rects, info->dr.count);
}
}
static void
radv_pipeline_emit_cliprect_rule(struct radeon_cmdbuf *ctx_cs,
- const VkGraphicsPipelineCreateInfo *pCreateInfo)
+ const struct radv_graphics_pipeline_info *info)
{
- const VkPipelineDiscardRectangleStateCreateInfoEXT *discard_rectangle_info =
- vk_find_struct_const(pCreateInfo->pNext, PIPELINE_DISCARD_RECTANGLE_STATE_CREATE_INFO_EXT);
uint32_t cliprect_rule = 0;
- if (!discard_rectangle_info) {
+ if (!info->dr.count) {
cliprect_rule = 0xffff;
} else {
for (unsigned i = 0; i < (1u << MAX_DISCARD_RECTANGLES); ++i) {
* the pixel is contained should pass the cliprect
* test.
*/
- unsigned relevant_subset = i & ((1u << discard_rectangle_info->discardRectangleCount) - 1);
+ unsigned relevant_subset = i & ((1u << info->dr.count) - 1);
- if (discard_rectangle_info->discardRectangleMode ==
- VK_DISCARD_RECTANGLE_MODE_INCLUSIVE_EXT &&
- !relevant_subset)
+ if (info->dr.mode == VK_DISCARD_RECTANGLE_MODE_INCLUSIVE_EXT && !relevant_subset)
continue;
- if (discard_rectangle_info->discardRectangleMode ==
- VK_DISCARD_RECTANGLE_MODE_EXCLUSIVE_EXT &&
- relevant_subset)
+ if (info->dr.mode == VK_DISCARD_RECTANGLE_MODE_EXCLUSIVE_EXT && relevant_subset)
continue;
cliprect_rule |= 1u << i;
radv_pipeline_emit_ps_inputs(ctx_cs, pipeline);
radv_pipeline_emit_vgt_vertex_reuse(ctx_cs, pipeline);
radv_pipeline_emit_vgt_shader_config(ctx_cs, pipeline);
- radv_pipeline_emit_cliprect_rule(ctx_cs, pCreateInfo);
+ radv_pipeline_emit_cliprect_rule(ctx_cs, info);
radv_pipeline_emit_vgt_gs_out(ctx_cs, pipeline, vgt_gs_out_prim_type);
if (pdevice->rad_info.gfx_level >= GFX10 && !radv_pipeline_has_ngg(pipeline))