dt-bindings: power: avs: qcom,cpr: Convert to DT schema
authorYassine Oudjana <y.oudjana@protonmail.com>
Thu, 3 Feb 2022 07:26:58 +0000 (07:26 +0000)
committerViresh Kumar <viresh.kumar@linaro.org>
Fri, 11 Feb 2022 04:33:51 +0000 (10:03 +0530)
Convert qcom,cpr.txt to DT schema format.

Signed-off-by: Yassine Oudjana <y.oudjana@protonmail.com>
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: Viresh Kumar <viresh.kumar@linaro.org>
Documentation/devicetree/bindings/power/avs/qcom,cpr.txt [deleted file]
Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml [new file with mode: 0644]
MAINTAINERS

diff --git a/Documentation/devicetree/bindings/power/avs/qcom,cpr.txt b/Documentation/devicetree/bindings/power/avs/qcom,cpr.txt
deleted file mode 100644 (file)
index ab0d5eb..0000000
+++ /dev/null
@@ -1,130 +0,0 @@
-QCOM CPR (Core Power Reduction)
-
-CPR (Core Power Reduction) is a technology to reduce core power on a CPU
-or other device. Each OPP of a device corresponds to a "corner" that has
-a range of valid voltages for a particular frequency. While the device is
-running at a particular frequency, CPR monitors dynamic factors such as
-temperature, etc. and suggests adjustments to the voltage to save power
-and meet silicon characteristic requirements.
-
-- compatible:
-       Usage: required
-       Value type: <string>
-       Definition: should be "qcom,qcs404-cpr", "qcom,cpr" for qcs404
-
-- reg:
-       Usage: required
-       Value type: <prop-encoded-array>
-       Definition: base address and size of the rbcpr register region
-
-- interrupts:
-       Usage: required
-       Value type: <prop-encoded-array>
-       Definition: should specify the CPR interrupt
-
-- clocks:
-       Usage: required
-       Value type: <prop-encoded-array>
-       Definition: phandle to the reference clock
-
-- clock-names:
-       Usage: required
-       Value type: <stringlist>
-       Definition: must be "ref"
-
-- vdd-apc-supply:
-       Usage: required
-       Value type: <phandle>
-       Definition: phandle to the vdd-apc-supply regulator
-
-- #power-domain-cells:
-       Usage: required
-       Value type: <u32>
-       Definition: should be 0
-
-- operating-points-v2:
-       Usage: required
-       Value type: <phandle>
-       Definition: A phandle to the OPP table containing the
-                   performance states supported by the CPR
-                   power domain
-
-- acc-syscon:
-       Usage: optional
-       Value type: <phandle>
-       Definition: phandle to syscon for writing ACC settings
-
-- nvmem-cells:
-       Usage: required
-       Value type: <phandle>
-       Definition: phandle to nvmem cells containing the data
-                   that makes up a fuse corner, for each fuse corner.
-                   As well as the CPR fuse revision.
-
-- nvmem-cell-names:
-       Usage: required
-       Value type: <stringlist>
-       Definition: should be "cpr_quotient_offset1", "cpr_quotient_offset2",
-                   "cpr_quotient_offset3", "cpr_init_voltage1",
-                   "cpr_init_voltage2", "cpr_init_voltage3", "cpr_quotient1",
-                   "cpr_quotient2", "cpr_quotient3", "cpr_ring_osc1",
-                   "cpr_ring_osc2", "cpr_ring_osc3", "cpr_fuse_revision"
-                   for qcs404.
-
-Example:
-
-       cpr_opp_table: cpr-opp-table {
-               compatible = "operating-points-v2-qcom-level";
-
-               cpr_opp1: opp1 {
-                       opp-level = <1>;
-                       qcom,opp-fuse-level = <1>;
-               };
-               cpr_opp2: opp2 {
-                       opp-level = <2>;
-                       qcom,opp-fuse-level = <2>;
-               };
-               cpr_opp3: opp3 {
-                       opp-level = <3>;
-                       qcom,opp-fuse-level = <3>;
-               };
-       };
-
-       power-controller@b018000 {
-               compatible = "qcom,qcs404-cpr", "qcom,cpr";
-               reg = <0x0b018000 0x1000>;
-               interrupts = <0 15 IRQ_TYPE_EDGE_RISING>;
-               clocks = <&xo_board>;
-               clock-names = "ref";
-               vdd-apc-supply = <&pms405_s3>;
-               #power-domain-cells = <0>;
-               operating-points-v2 = <&cpr_opp_table>;
-               acc-syscon = <&tcsr>;
-
-               nvmem-cells = <&cpr_efuse_quot_offset1>,
-                       <&cpr_efuse_quot_offset2>,
-                       <&cpr_efuse_quot_offset3>,
-                       <&cpr_efuse_init_voltage1>,
-                       <&cpr_efuse_init_voltage2>,
-                       <&cpr_efuse_init_voltage3>,
-                       <&cpr_efuse_quot1>,
-                       <&cpr_efuse_quot2>,
-                       <&cpr_efuse_quot3>,
-                       <&cpr_efuse_ring1>,
-                       <&cpr_efuse_ring2>,
-                       <&cpr_efuse_ring3>,
-                       <&cpr_efuse_revision>;
-               nvmem-cell-names = "cpr_quotient_offset1",
-                       "cpr_quotient_offset2",
-                       "cpr_quotient_offset3",
-                       "cpr_init_voltage1",
-                       "cpr_init_voltage2",
-                       "cpr_init_voltage3",
-                       "cpr_quotient1",
-                       "cpr_quotient2",
-                       "cpr_quotient3",
-                       "cpr_ring_osc1",
-                       "cpr_ring_osc2",
-                       "cpr_ring_osc3",
-                       "cpr_fuse_revision";
-       };
diff --git a/Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml b/Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml
new file mode 100644 (file)
index 0000000..3301fa0
--- /dev/null
@@ -0,0 +1,160 @@
+# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
+%YAML 1.2
+---
+$id: http://devicetree.org/schemas/power/avs/qcom,cpr.yaml#
+$schema: http://devicetree.org/meta-schemas/core.yaml#
+
+title: Qualcomm Core Power Reduction (CPR) bindings
+
+maintainers:
+  - Niklas Cassel <nks@flawful.org>
+
+description: |
+  CPR (Core Power Reduction) is a technology to reduce core power on a CPU
+  or other device. Each OPP of a device corresponds to a "corner" that has
+  a range of valid voltages for a particular frequency. While the device is
+  running at a particular frequency, CPR monitors dynamic factors such as
+  temperature, etc. and suggests adjustments to the voltage to save power
+  and meet silicon characteristic requirements.
+
+properties:
+  compatible:
+    items:
+      - enum:
+          - qcom,qcs404-cpr
+      - const: qcom,cpr
+
+  reg:
+    description: Base address and size of the RBCPR register region.
+    maxItems: 1
+
+  interrupts:
+    maxItems: 1
+
+  clocks:
+    items:
+      - description: Reference clock.
+
+  clock-names:
+    items:
+      - const: ref
+
+  vdd-apc-supply:
+    description: APC regulator supply.
+
+  '#power-domain-cells':
+    const: 0
+
+  operating-points-v2:
+    description: |
+      A phandle to the OPP table containing the performance states
+      supported by the CPR power domain.
+
+  acc-syscon:
+    description: A phandle to the syscon used for writing ACC settings.
+
+  nvmem-cells:
+    items:
+      - description: Corner 1 quotient offset
+      - description: Corner 2 quotient offset
+      - description: Corner 3 quotient offset
+      - description: Corner 1 initial voltage
+      - description: Corner 2 initial voltage
+      - description: Corner 3 initial voltage
+      - description: Corner 1 quotient
+      - description: Corner 2 quotient
+      - description: Corner 3 quotient
+      - description: Corner 1 ring oscillator
+      - description: Corner 2 ring oscillator
+      - description: Corner 3 ring oscillator
+      - description: Fuse revision
+
+  nvmem-cell-names:
+    items:
+      - const: cpr_quotient_offset1
+      - const: cpr_quotient_offset2
+      - const: cpr_quotient_offset3
+      - const: cpr_init_voltage1
+      - const: cpr_init_voltage2
+      - const: cpr_init_voltage3
+      - const: cpr_quotient1
+      - const: cpr_quotient2
+      - const: cpr_quotient3
+      - const: cpr_ring_osc1
+      - const: cpr_ring_osc2
+      - const: cpr_ring_osc3
+      - const: cpr_fuse_revision
+
+required:
+  - compatible
+  - reg
+  - interrupts
+  - clocks
+  - clock-names
+  - vdd-apc-supply
+  - '#power-domain-cells'
+  - operating-points-v2
+  - nvmem-cells
+  - nvmem-cell-names
+
+additionalProperties: false
+
+examples:
+  - |
+    #include <dt-bindings/interrupt-controller/arm-gic.h>
+
+    cpr_opp_table: opp-table-cpr {
+        compatible = "operating-points-v2-qcom-level";
+
+        cpr_opp1: opp1 {
+            opp-level = <1>;
+            qcom,opp-fuse-level = <1>;
+        };
+        cpr_opp2: opp2 {
+            opp-level = <2>;
+            qcom,opp-fuse-level = <2>;
+        };
+        cpr_opp3: opp3 {
+            opp-level = <3>;
+            qcom,opp-fuse-level = <3>;
+        };
+    };
+
+    power-controller@b018000 {
+        compatible = "qcom,qcs404-cpr", "qcom,cpr";
+        reg = <0x0b018000 0x1000>;
+        interrupts = <0 15 IRQ_TYPE_EDGE_RISING>;
+        clocks = <&xo_board>;
+        clock-names = "ref";
+        vdd-apc-supply = <&pms405_s3>;
+        #power-domain-cells = <0>;
+        operating-points-v2 = <&cpr_opp_table>;
+        acc-syscon = <&tcsr>;
+
+        nvmem-cells = <&cpr_efuse_quot_offset1>,
+            <&cpr_efuse_quot_offset2>,
+            <&cpr_efuse_quot_offset3>,
+            <&cpr_efuse_init_voltage1>,
+            <&cpr_efuse_init_voltage2>,
+            <&cpr_efuse_init_voltage3>,
+            <&cpr_efuse_quot1>,
+            <&cpr_efuse_quot2>,
+            <&cpr_efuse_quot3>,
+            <&cpr_efuse_ring1>,
+            <&cpr_efuse_ring2>,
+            <&cpr_efuse_ring3>,
+            <&cpr_efuse_revision>;
+        nvmem-cell-names = "cpr_quotient_offset1",
+            "cpr_quotient_offset2",
+            "cpr_quotient_offset3",
+            "cpr_init_voltage1",
+            "cpr_init_voltage2",
+            "cpr_init_voltage3",
+            "cpr_quotient1",
+            "cpr_quotient2",
+            "cpr_quotient3",
+            "cpr_ring_osc1",
+            "cpr_ring_osc2",
+            "cpr_ring_osc3",
+            "cpr_fuse_revision";
+    };
index 1d840b8..d48febc 100644 (file)
@@ -15933,7 +15933,7 @@ M:      Niklas Cassel <nks@flawful.org>
 L:     linux-pm@vger.kernel.org
 L:     linux-arm-msm@vger.kernel.org
 S:     Maintained
-F:     Documentation/devicetree/bindings/power/avs/qcom,cpr.txt
+F:     Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml
 F:     drivers/soc/qcom/cpr.c
 
 QUALCOMM CPUFREQ DRIVER MSM8996/APQ8096