drm/amd/display: read invalid ddc pin status cause engine busy
authorPaul Hsieh <Paul.Hsieh@amd.com>
Thu, 24 Nov 2022 05:03:26 +0000 (13:03 +0800)
committerAlex Deucher <alexander.deucher@amd.com>
Tue, 6 Dec 2022 15:16:24 +0000 (10:16 -0500)
[Why]
There is no DDC_6 pin on new asic cause the mapping table is
incorrect. When app try to access DDC_VGA port, driver read
an invalid ddc pin status and report engine busy.

[How]
Add dummy DDC_6 pin to align gpio structure.

Reviewed-by: Alvin Lee <Alvin.Lee2@amd.com>
Acked-by: Stylon Wang <stylon.wang@amd.com>
Signed-off-by: Paul Hsieh <Paul.Hsieh@amd.com>
Tested-by: Daniel Wheeler <daniel.wheeler@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/gpio/dcn32/hw_factory_dcn32.c

index 0ea52ba..9fd8b26 100644 (file)
@@ -256,8 +256,8 @@ static const struct hw_factory_funcs funcs = {
  */
 void dal_hw_factory_dcn32_init(struct hw_factory *factory)
 {
-       factory->number_of_pins[GPIO_ID_DDC_DATA] = 6;
-       factory->number_of_pins[GPIO_ID_DDC_CLOCK] = 6;
+       factory->number_of_pins[GPIO_ID_DDC_DATA] = 8;
+       factory->number_of_pins[GPIO_ID_DDC_CLOCK] = 8;
        factory->number_of_pins[GPIO_ID_GENERIC] = 4;
        factory->number_of_pins[GPIO_ID_HPD] = 5;
        factory->number_of_pins[GPIO_ID_GPIO_PAD] = 28;