adev->doorbell_index.gfx_ring0);
WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
- WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
- CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
+ /* There is only one GFX queue */
+ WREG32(mmCP_RB_DOORBELL_RANGE_UPPER, tmp);
}
static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
{
if (adev->asic_type > CHIP_TONGA) {
- WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, adev->doorbell_index.kiq << 2);
- WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, adev->doorbell_index.mec_ring7 << 2);
+ /* The first few doorbells in pci doorbell bar are for GFX RB
+ * rings and all the leftover for MEC.
+ * So CP_MEC_DOORBELL_RANGE_LOWER should be set one index after
+ * CP_RB_DOORBELL_RANGE_UPPER, as we assume there is only one
+ * GFX RB rings.
+ */
+ u32 tmp = REG_SET_FIELD(0, CP_MEC_DOORBELL_RANGE_LOWER,
+ DOORBELL_RANGE_LOWER,
+ adev->gfx.gfx_ring[0].doorbell_index + 1);
+
+ WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, tmp);
+ WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
+ CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
}
/* enable doorbells */
WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
DOORBELL_RANGE_LOWER, ring->doorbell_index);
WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
- WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
- CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
+ /* There is only one GFX queue */
+ WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER, tmp);
/* start the ring */
/* enable the doorbell if requested */
if (ring->use_doorbell) {
- WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
- (adev->doorbell_index.kiq * 2) << 2);
+ /* The first few doorbells in pci doorbell bar are for GFX RB
+ * rings and all the leftover for MEC.
+ * So CP_MEC_DOORBELL_RANGE_LOWER should be set one index after
+ * CP_RB_DOORBELL_RANGE_UPPER, as we assume there is only one
+ * GFX RB rings.
+ */
+ u32 tmp = REG_SET_FIELD(0, CP_MEC_DOORBELL_RANGE_LOWER,
+ DOORBELL_RANGE_LOWER,
+ adev->gfx.gfx_ring[0].doorbell_index + 2);
+
+ WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER, tmp);
WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
- (adev->doorbell_index.userqueue_end * 2) << 2);
+ CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
}
WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,