2010-09-23 Alan Modra <amodra@gmail.com>
+ * cpu-d10v.c: Make bits_per_address 18 for all arch_info entries.
+
+2010-09-23 Alan Modra <amodra@gmail.com>
+
* elf.c (_bfd_elf_init_private_section_data): Allow for SEC_RELOC
difference between input and output section.
/* BFD support for the D10V processor
- Copyright 1996, 1999, 2000, 2002, 2005, 2007
+ Copyright 1996, 1999, 2000, 2002, 2005, 2007, 2010
Free Software Foundation, Inc.
Contributed by Martin Hunt (hunt@cygnus.com).
static const bfd_arch_info_type d10v_ts3_info =
{
16, /* 16 bits in a word. */
- 16, /* 16 bits in an address. */
+ 18, /* really 16 bits in an address, but code has 18 bit range. */
8, /* 8 bits in a byte. */
bfd_arch_d10v,
bfd_mach_d10v_ts3,
static const bfd_arch_info_type d10v_ts2_info =
{
- 16, /* 16 bits in a word. */
- 16, /* 16 bits in an address. */
- 8, /* 8 bits in a byte. */
+ 16,
+ 18,
+ 8,
bfd_arch_d10v,
bfd_mach_d10v_ts2,
"d10v",
"d10v:ts2",
- 4, /* Section alignment power. */
+ 4,
FALSE,
bfd_default_compatible,
bfd_default_scan,
const bfd_arch_info_type bfd_d10v_arch =
{
- 16, /* 16 bits in a word. */
- 16, /* 16 bits in an address. */
- 8, /* 8 bits in a byte. */
+ 16,
+ 18,
+ 8,
bfd_arch_d10v,
bfd_mach_d10v,
"d10v",
"d10v",
- 4, /* Section alignment power. */
+ 4,
TRUE,
bfd_default_compatible,
bfd_default_scan,