drm/meson: Switch PLL to 5.94GHz base for 297Mhz pixel clock
authorNeil Armstrong <narmstrong@baylibre.com>
Mon, 25 Mar 2019 14:18:14 +0000 (15:18 +0100)
committerNeil Armstrong <narmstrong@baylibre.com>
Tue, 9 Apr 2019 09:24:43 +0000 (11:24 +0200)
On Amlogic G12A SoC, the 2,97GHz PLL frequency is not stable enough
to provide a correct 297MHz pixel clock, so switch the PLL base
frequency with a /2 OD when the 297MHz pixel clock is requested.

This solves the issue on G12A and also works fine on GXBB, GXL & GXM.

Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Tested-by: Jerome Brunet <jbrunet@baylibre.com>
Reviewed-by: Jerome Brunet <jbrunet@baylibre.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20190325141824.21259-2-narmstrong@baylibre.com
drivers/gpu/drm/meson/meson_vclk.c

index f6ba35a405f8dea95f4ec531df0df46372ae8ffc..c15a5a5df6331ffdb26bf889daf71c9709f41cb9 100644 (file)
@@ -396,8 +396,8 @@ struct meson_vclk_params {
        },
        [MESON_VCLK_HDMI_297000] = {
                .pixel_freq = 297000,
-               .pll_base_freq = 2970000,
-               .pll_od1 = 1,
+               .pll_base_freq = 5940000,
+               .pll_od1 = 2,
                .pll_od2 = 1,
                .pll_od3 = 1,
                .vid_pll_div = VID_PLL_DIV_5,