clk: meson: migrate meson8b out of hw_onecell_data to drop NR_CLKS
authorNeil Armstrong <neil.armstrong@linaro.org>
Mon, 12 Jun 2023 09:57:22 +0000 (11:57 +0200)
committerJerome Brunet <jbrunet@baylibre.com>
Tue, 8 Aug 2023 14:06:16 +0000 (16:06 +0200)
The way hw_onecell_data is declared:
struct clk_hw_onecell_data {
unsigned int num;
struct clk_hw *hws[];
};

makes it impossible to have the clk_hw table declared outside while
using ARRAY_SIZE() to determine ".num" due to ".hws" being a flexible
array member.

Completely move out of hw_onecell_data and add a custom
devm_of_clk_add_hw_provider() "get" callback to retrieve the clk_hw
in order to finally get rid on the NR_CLKS define.

Signed-off-by: Neil Armstrong <neil.armstrong@linaro.org>
Link: https://lore.kernel.org/r/20230607-topic-amlogic-upstream-clkid-public-migration-v2-5-38172d17c27a@linaro.org
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
drivers/clk/meson/Kconfig
drivers/clk/meson/meson8b.c
drivers/clk/meson/meson8b.h

index 7ae076c..ea88309 100644 (file)
@@ -53,6 +53,7 @@ config COMMON_CLK_MESON8B
        depends on ARM
        default y
        select COMMON_CLK_MESON_REGMAP
+       select COMMON_CLK_MESON_CLKC_UTILS
        select COMMON_CLK_MESON_MPLL
        select COMMON_CLK_MESON_PLL
        select MFD_SYSCON
index 827e78f..cea246d 100644 (file)
@@ -18,6 +18,7 @@
 
 #include "meson8b.h"
 #include "clk-regmap.h"
+#include "meson-clkc-utils.h"
 #include "clk-pll.h"
 #include "clk-mpll.h"
 
@@ -2772,652 +2773,640 @@ static MESON_GATE(meson8b_ao_ahb_sram, HHI_GCLK_AO, 1);
 static MESON_GATE(meson8b_ao_ahb_bus, HHI_GCLK_AO, 2);
 static MESON_GATE(meson8b_ao_iface, HHI_GCLK_AO, 3);
 
-static struct clk_hw_onecell_data meson8_hw_onecell_data = {
-       .hws = {
-               [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
-               [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
-               [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
-               [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
-               [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
-               [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
-               [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
-               [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
-               [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
-               [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
-               [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
-               [CLKID_CLK81] = &meson8b_clk81.hw,
-               [CLKID_DDR]                 = &meson8b_ddr.hw,
-               [CLKID_DOS]                 = &meson8b_dos.hw,
-               [CLKID_ISA]                 = &meson8b_isa.hw,
-               [CLKID_PL301]               = &meson8b_pl301.hw,
-               [CLKID_PERIPHS]             = &meson8b_periphs.hw,
-               [CLKID_SPICC]               = &meson8b_spicc.hw,
-               [CLKID_I2C]                 = &meson8b_i2c.hw,
-               [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
-               [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
-               [CLKID_RNG0]                = &meson8b_rng0.hw,
-               [CLKID_UART0]               = &meson8b_uart0.hw,
-               [CLKID_SDHC]                = &meson8b_sdhc.hw,
-               [CLKID_STREAM]              = &meson8b_stream.hw,
-               [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
-               [CLKID_SDIO]                = &meson8b_sdio.hw,
-               [CLKID_ABUF]                = &meson8b_abuf.hw,
-               [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
-               [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
-               [CLKID_SPI]                 = &meson8b_spi.hw,
-               [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
-               [CLKID_ETH]                 = &meson8b_eth.hw,
-               [CLKID_DEMUX]               = &meson8b_demux.hw,
-               [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
-               [CLKID_IEC958]              = &meson8b_iec958.hw,
-               [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
-               [CLKID_AMCLK]               = &meson8b_amclk.hw,
-               [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
-               [CLKID_MIXER]               = &meson8b_mixer.hw,
-               [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
-               [CLKID_ADC]                 = &meson8b_adc.hw,
-               [CLKID_BLKMV]               = &meson8b_blkmv.hw,
-               [CLKID_AIU]                 = &meson8b_aiu.hw,
-               [CLKID_UART1]               = &meson8b_uart1.hw,
-               [CLKID_G2D]                 = &meson8b_g2d.hw,
-               [CLKID_USB0]                = &meson8b_usb0.hw,
-               [CLKID_USB1]                = &meson8b_usb1.hw,
-               [CLKID_RESET]               = &meson8b_reset.hw,
-               [CLKID_NAND]                = &meson8b_nand.hw,
-               [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
-               [CLKID_USB]                 = &meson8b_usb.hw,
-               [CLKID_VDIN1]               = &meson8b_vdin1.hw,
-               [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
-               [CLKID_EFUSE]               = &meson8b_efuse.hw,
-               [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
-               [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
-               [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
-               [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
-               [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
-               [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
-               [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
-               [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
-               [CLKID_DVIN]                = &meson8b_dvin.hw,
-               [CLKID_UART2]               = &meson8b_uart2.hw,
-               [CLKID_SANA]                = &meson8b_sana.hw,
-               [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
-               [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
-               [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
-               [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
-               [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
-               [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
-               [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
-               [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
-               [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
-               [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
-               [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
-               [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
-               [CLKID_ENC480P]             = &meson8b_enc480p.hw,
-               [CLKID_RNG1]                = &meson8b_rng1.hw,
-               [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
-               [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
-               [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
-               [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
-               [CLKID_EDP]                 = &meson8b_edp.hw,
-               [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
-               [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
-               [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
-               [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
-               [CLKID_MPLL0]               = &meson8b_mpll0.hw,
-               [CLKID_MPLL1]               = &meson8b_mpll1.hw,
-               [CLKID_MPLL2]               = &meson8b_mpll2.hw,
-               [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
-               [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
-               [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
-               [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
-               [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
-               [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
-               [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
-               [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
-               [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
-               [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
-               [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
-               [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
-               [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
-               [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
-               [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
-               [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
-               [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
-               [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
-               [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
-               [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
-               [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
-               [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
-               [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
-               [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
-               [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
-               [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
-               [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
-               [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
-               [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
-               [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
-               [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
-               [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
-               [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
-               [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
-               [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
-               [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
-               [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
-               [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
-               [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
-               [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
-               [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
-               [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
-               [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
-               [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
-               [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
-               [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
-               [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
-               [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
-               [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
-               [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
-               [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
-               [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
-               [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
-               [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
-               [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
-               [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
-               [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
-               [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
-               [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
-               [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
-               [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
-               [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
-               [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
-               [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
-               [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
-               [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
-               [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
-               [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
-               [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
-               [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
-               [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
-               [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
-               [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
-               [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
-               [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
-               [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
-               [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
-               [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
-               [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
-               [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
-               [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
-               [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
-               [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
-               [CLKID_MALI]                = &meson8b_mali_0.hw,
-               [CLKID_VPU_0_SEL]           = &meson8b_vpu_0_sel.hw,
-               [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
-               [CLKID_VPU]                 = &meson8b_vpu_0.hw,
-               [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
-               [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
-               [CLKID_VDEC_1]              = &meson8b_vdec_1_1.hw,
-               [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
-               [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
-               [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
-               [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
-               [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
-               [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
-               [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
-               [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
-               [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
-               [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
-               [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
-               [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
-               [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
-               [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
-               [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
-               [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
-               [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
-               [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
-               [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
-               [CLK_NR_CLKS]               = NULL,
-       },
-       .num = CLK_NR_CLKS,
-};
-
-static struct clk_hw_onecell_data meson8b_hw_onecell_data = {
-       .hws = {
-               [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
-               [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
-               [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
-               [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
-               [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
-               [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
-               [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
-               [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
-               [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
-               [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
-               [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
-               [CLKID_CLK81] = &meson8b_clk81.hw,
-               [CLKID_DDR]                 = &meson8b_ddr.hw,
-               [CLKID_DOS]                 = &meson8b_dos.hw,
-               [CLKID_ISA]                 = &meson8b_isa.hw,
-               [CLKID_PL301]               = &meson8b_pl301.hw,
-               [CLKID_PERIPHS]             = &meson8b_periphs.hw,
-               [CLKID_SPICC]               = &meson8b_spicc.hw,
-               [CLKID_I2C]                 = &meson8b_i2c.hw,
-               [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
-               [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
-               [CLKID_RNG0]                = &meson8b_rng0.hw,
-               [CLKID_UART0]               = &meson8b_uart0.hw,
-               [CLKID_SDHC]                = &meson8b_sdhc.hw,
-               [CLKID_STREAM]              = &meson8b_stream.hw,
-               [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
-               [CLKID_SDIO]                = &meson8b_sdio.hw,
-               [CLKID_ABUF]                = &meson8b_abuf.hw,
-               [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
-               [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
-               [CLKID_SPI]                 = &meson8b_spi.hw,
-               [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
-               [CLKID_ETH]                 = &meson8b_eth.hw,
-               [CLKID_DEMUX]               = &meson8b_demux.hw,
-               [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
-               [CLKID_IEC958]              = &meson8b_iec958.hw,
-               [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
-               [CLKID_AMCLK]               = &meson8b_amclk.hw,
-               [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
-               [CLKID_MIXER]               = &meson8b_mixer.hw,
-               [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
-               [CLKID_ADC]                 = &meson8b_adc.hw,
-               [CLKID_BLKMV]               = &meson8b_blkmv.hw,
-               [CLKID_AIU]                 = &meson8b_aiu.hw,
-               [CLKID_UART1]               = &meson8b_uart1.hw,
-               [CLKID_G2D]                 = &meson8b_g2d.hw,
-               [CLKID_USB0]                = &meson8b_usb0.hw,
-               [CLKID_USB1]                = &meson8b_usb1.hw,
-               [CLKID_RESET]               = &meson8b_reset.hw,
-               [CLKID_NAND]                = &meson8b_nand.hw,
-               [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
-               [CLKID_USB]                 = &meson8b_usb.hw,
-               [CLKID_VDIN1]               = &meson8b_vdin1.hw,
-               [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
-               [CLKID_EFUSE]               = &meson8b_efuse.hw,
-               [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
-               [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
-               [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
-               [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
-               [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
-               [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
-               [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
-               [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
-               [CLKID_DVIN]                = &meson8b_dvin.hw,
-               [CLKID_UART2]               = &meson8b_uart2.hw,
-               [CLKID_SANA]                = &meson8b_sana.hw,
-               [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
-               [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
-               [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
-               [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
-               [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
-               [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
-               [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
-               [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
-               [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
-               [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
-               [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
-               [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
-               [CLKID_ENC480P]             = &meson8b_enc480p.hw,
-               [CLKID_RNG1]                = &meson8b_rng1.hw,
-               [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
-               [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
-               [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
-               [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
-               [CLKID_EDP]                 = &meson8b_edp.hw,
-               [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
-               [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
-               [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
-               [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
-               [CLKID_MPLL0]               = &meson8b_mpll0.hw,
-               [CLKID_MPLL1]               = &meson8b_mpll1.hw,
-               [CLKID_MPLL2]               = &meson8b_mpll2.hw,
-               [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
-               [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
-               [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
-               [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
-               [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
-               [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
-               [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
-               [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
-               [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
-               [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
-               [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
-               [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
-               [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
-               [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
-               [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
-               [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
-               [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
-               [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
-               [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
-               [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
-               [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
-               [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
-               [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
-               [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
-               [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
-               [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
-               [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
-               [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
-               [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
-               [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
-               [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
-               [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
-               [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
-               [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
-               [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
-               [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
-               [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
-               [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
-               [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
-               [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
-               [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
-               [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
-               [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
-               [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
-               [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
-               [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
-               [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
-               [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
-               [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
-               [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
-               [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
-               [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
-               [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
-               [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
-               [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
-               [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
-               [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
-               [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
-               [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
-               [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
-               [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
-               [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
-               [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
-               [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
-               [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
-               [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
-               [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
-               [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
-               [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
-               [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
-               [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
-               [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
-               [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
-               [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
-               [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
-               [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
-               [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
-               [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
-               [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
-               [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
-               [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
-               [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
-               [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
-               [CLKID_MALI_0]              = &meson8b_mali_0.hw,
-               [CLKID_MALI_1_SEL]          = &meson8b_mali_1_sel.hw,
-               [CLKID_MALI_1_DIV]          = &meson8b_mali_1_div.hw,
-               [CLKID_MALI_1]              = &meson8b_mali_1.hw,
-               [CLKID_MALI]                = &meson8b_mali.hw,
-               [CLKID_VPU_0_SEL]           = &meson8b_vpu_0_sel.hw,
-               [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
-               [CLKID_VPU_0]               = &meson8b_vpu_0.hw,
-               [CLKID_VPU_1_SEL]           = &meson8b_vpu_1_sel.hw,
-               [CLKID_VPU_1_DIV]           = &meson8b_vpu_1_div.hw,
-               [CLKID_VPU_1]               = &meson8b_vpu_1.hw,
-               [CLKID_VPU]                 = &meson8b_vpu.hw,
-               [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
-               [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
-               [CLKID_VDEC_1_1]            = &meson8b_vdec_1_1.hw,
-               [CLKID_VDEC_1_2_DIV]        = &meson8b_vdec_1_2_div.hw,
-               [CLKID_VDEC_1_2]            = &meson8b_vdec_1_2.hw,
-               [CLKID_VDEC_1]              = &meson8b_vdec_1.hw,
-               [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
-               [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
-               [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
-               [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
-               [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
-               [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
-               [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
-               [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
-               [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
-               [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
-               [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
-               [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
-               [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
-               [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
-               [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
-               [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
-               [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
-               [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
-               [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
-               [CLK_NR_CLKS]               = NULL,
-       },
-       .num = CLK_NR_CLKS,
-};
-
-static struct clk_hw_onecell_data meson8m2_hw_onecell_data = {
-       .hws = {
-               [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
-               [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
-               [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
-               [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
-               [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
-               [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
-               [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
-               [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
-               [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
-               [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
-               [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
-               [CLKID_CLK81] = &meson8b_clk81.hw,
-               [CLKID_DDR]                 = &meson8b_ddr.hw,
-               [CLKID_DOS]                 = &meson8b_dos.hw,
-               [CLKID_ISA]                 = &meson8b_isa.hw,
-               [CLKID_PL301]               = &meson8b_pl301.hw,
-               [CLKID_PERIPHS]             = &meson8b_periphs.hw,
-               [CLKID_SPICC]               = &meson8b_spicc.hw,
-               [CLKID_I2C]                 = &meson8b_i2c.hw,
-               [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
-               [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
-               [CLKID_RNG0]                = &meson8b_rng0.hw,
-               [CLKID_UART0]               = &meson8b_uart0.hw,
-               [CLKID_SDHC]                = &meson8b_sdhc.hw,
-               [CLKID_STREAM]              = &meson8b_stream.hw,
-               [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
-               [CLKID_SDIO]                = &meson8b_sdio.hw,
-               [CLKID_ABUF]                = &meson8b_abuf.hw,
-               [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
-               [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
-               [CLKID_SPI]                 = &meson8b_spi.hw,
-               [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
-               [CLKID_ETH]                 = &meson8b_eth.hw,
-               [CLKID_DEMUX]               = &meson8b_demux.hw,
-               [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
-               [CLKID_IEC958]              = &meson8b_iec958.hw,
-               [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
-               [CLKID_AMCLK]               = &meson8b_amclk.hw,
-               [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
-               [CLKID_MIXER]               = &meson8b_mixer.hw,
-               [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
-               [CLKID_ADC]                 = &meson8b_adc.hw,
-               [CLKID_BLKMV]               = &meson8b_blkmv.hw,
-               [CLKID_AIU]                 = &meson8b_aiu.hw,
-               [CLKID_UART1]               = &meson8b_uart1.hw,
-               [CLKID_G2D]                 = &meson8b_g2d.hw,
-               [CLKID_USB0]                = &meson8b_usb0.hw,
-               [CLKID_USB1]                = &meson8b_usb1.hw,
-               [CLKID_RESET]               = &meson8b_reset.hw,
-               [CLKID_NAND]                = &meson8b_nand.hw,
-               [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
-               [CLKID_USB]                 = &meson8b_usb.hw,
-               [CLKID_VDIN1]               = &meson8b_vdin1.hw,
-               [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
-               [CLKID_EFUSE]               = &meson8b_efuse.hw,
-               [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
-               [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
-               [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
-               [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
-               [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
-               [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
-               [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
-               [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
-               [CLKID_DVIN]                = &meson8b_dvin.hw,
-               [CLKID_UART2]               = &meson8b_uart2.hw,
-               [CLKID_SANA]                = &meson8b_sana.hw,
-               [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
-               [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
-               [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
-               [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
-               [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
-               [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
-               [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
-               [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
-               [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
-               [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
-               [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
-               [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
-               [CLKID_ENC480P]             = &meson8b_enc480p.hw,
-               [CLKID_RNG1]                = &meson8b_rng1.hw,
-               [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
-               [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
-               [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
-               [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
-               [CLKID_EDP]                 = &meson8b_edp.hw,
-               [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
-               [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
-               [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
-               [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
-               [CLKID_MPLL0]               = &meson8b_mpll0.hw,
-               [CLKID_MPLL1]               = &meson8b_mpll1.hw,
-               [CLKID_MPLL2]               = &meson8b_mpll2.hw,
-               [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
-               [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
-               [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
-               [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
-               [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
-               [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
-               [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
-               [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
-               [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
-               [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
-               [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
-               [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
-               [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
-               [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
-               [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
-               [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
-               [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
-               [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
-               [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
-               [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
-               [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
-               [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
-               [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
-               [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
-               [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
-               [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
-               [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
-               [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
-               [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
-               [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
-               [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
-               [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
-               [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
-               [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
-               [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
-               [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
-               [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
-               [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
-               [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
-               [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
-               [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
-               [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
-               [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
-               [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
-               [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
-               [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
-               [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
-               [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
-               [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
-               [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
-               [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
-               [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
-               [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
-               [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
-               [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
-               [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
-               [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
-               [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
-               [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
-               [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
-               [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
-               [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
-               [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
-               [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
-               [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
-               [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
-               [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
-               [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
-               [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
-               [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
-               [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
-               [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
-               [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
-               [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
-               [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
-               [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
-               [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
-               [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
-               [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
-               [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
-               [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
-               [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
-               [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
-               [CLKID_MALI_0]              = &meson8b_mali_0.hw,
-               [CLKID_MALI_1_SEL]          = &meson8b_mali_1_sel.hw,
-               [CLKID_MALI_1_DIV]          = &meson8b_mali_1_div.hw,
-               [CLKID_MALI_1]              = &meson8b_mali_1.hw,
-               [CLKID_MALI]                = &meson8b_mali.hw,
-               [CLKID_GP_PLL_DCO]          = &meson8m2_gp_pll_dco.hw,
-               [CLKID_GP_PLL]              = &meson8m2_gp_pll.hw,
-               [CLKID_VPU_0_SEL]           = &meson8m2_vpu_0_sel.hw,
-               [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
-               [CLKID_VPU_0]               = &meson8b_vpu_0.hw,
-               [CLKID_VPU_1_SEL]           = &meson8m2_vpu_1_sel.hw,
-               [CLKID_VPU_1_DIV]           = &meson8b_vpu_1_div.hw,
-               [CLKID_VPU_1]               = &meson8b_vpu_1.hw,
-               [CLKID_VPU]                 = &meson8b_vpu.hw,
-               [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
-               [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
-               [CLKID_VDEC_1_1]            = &meson8b_vdec_1_1.hw,
-               [CLKID_VDEC_1_2_DIV]        = &meson8b_vdec_1_2_div.hw,
-               [CLKID_VDEC_1_2]            = &meson8b_vdec_1_2.hw,
-               [CLKID_VDEC_1]              = &meson8b_vdec_1.hw,
-               [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
-               [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
-               [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
-               [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
-               [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
-               [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
-               [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
-               [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
-               [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
-               [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
-               [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
-               [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
-               [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
-               [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
-               [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
-               [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
-               [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
-               [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
-               [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
-               [CLK_NR_CLKS]               = NULL,
-       },
-       .num = CLK_NR_CLKS,
+static struct clk_hw *meson8_hw_clks[] = {
+       [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
+       [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
+       [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
+       [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
+       [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
+       [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
+       [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
+       [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
+       [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
+       [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
+       [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
+       [CLKID_CLK81] = &meson8b_clk81.hw,
+       [CLKID_DDR]                 = &meson8b_ddr.hw,
+       [CLKID_DOS]                 = &meson8b_dos.hw,
+       [CLKID_ISA]                 = &meson8b_isa.hw,
+       [CLKID_PL301]               = &meson8b_pl301.hw,
+       [CLKID_PERIPHS]             = &meson8b_periphs.hw,
+       [CLKID_SPICC]               = &meson8b_spicc.hw,
+       [CLKID_I2C]                 = &meson8b_i2c.hw,
+       [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
+       [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
+       [CLKID_RNG0]                = &meson8b_rng0.hw,
+       [CLKID_UART0]               = &meson8b_uart0.hw,
+       [CLKID_SDHC]                = &meson8b_sdhc.hw,
+       [CLKID_STREAM]              = &meson8b_stream.hw,
+       [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
+       [CLKID_SDIO]                = &meson8b_sdio.hw,
+       [CLKID_ABUF]                = &meson8b_abuf.hw,
+       [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
+       [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
+       [CLKID_SPI]                 = &meson8b_spi.hw,
+       [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
+       [CLKID_ETH]                 = &meson8b_eth.hw,
+       [CLKID_DEMUX]               = &meson8b_demux.hw,
+       [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
+       [CLKID_IEC958]              = &meson8b_iec958.hw,
+       [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
+       [CLKID_AMCLK]               = &meson8b_amclk.hw,
+       [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
+       [CLKID_MIXER]               = &meson8b_mixer.hw,
+       [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
+       [CLKID_ADC]                 = &meson8b_adc.hw,
+       [CLKID_BLKMV]               = &meson8b_blkmv.hw,
+       [CLKID_AIU]                 = &meson8b_aiu.hw,
+       [CLKID_UART1]               = &meson8b_uart1.hw,
+       [CLKID_G2D]                 = &meson8b_g2d.hw,
+       [CLKID_USB0]                = &meson8b_usb0.hw,
+       [CLKID_USB1]                = &meson8b_usb1.hw,
+       [CLKID_RESET]               = &meson8b_reset.hw,
+       [CLKID_NAND]                = &meson8b_nand.hw,
+       [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
+       [CLKID_USB]                 = &meson8b_usb.hw,
+       [CLKID_VDIN1]               = &meson8b_vdin1.hw,
+       [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
+       [CLKID_EFUSE]               = &meson8b_efuse.hw,
+       [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
+       [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
+       [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
+       [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
+       [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
+       [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
+       [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
+       [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
+       [CLKID_DVIN]                = &meson8b_dvin.hw,
+       [CLKID_UART2]               = &meson8b_uart2.hw,
+       [CLKID_SANA]                = &meson8b_sana.hw,
+       [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
+       [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
+       [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
+       [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
+       [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
+       [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
+       [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
+       [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
+       [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
+       [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
+       [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
+       [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
+       [CLKID_ENC480P]             = &meson8b_enc480p.hw,
+       [CLKID_RNG1]                = &meson8b_rng1.hw,
+       [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
+       [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
+       [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
+       [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
+       [CLKID_EDP]                 = &meson8b_edp.hw,
+       [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
+       [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
+       [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
+       [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
+       [CLKID_MPLL0]               = &meson8b_mpll0.hw,
+       [CLKID_MPLL1]               = &meson8b_mpll1.hw,
+       [CLKID_MPLL2]               = &meson8b_mpll2.hw,
+       [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
+       [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
+       [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
+       [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
+       [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
+       [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
+       [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
+       [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
+       [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
+       [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
+       [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
+       [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
+       [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
+       [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
+       [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
+       [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
+       [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
+       [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
+       [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
+       [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
+       [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
+       [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
+       [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
+       [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
+       [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
+       [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
+       [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
+       [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
+       [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
+       [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
+       [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
+       [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
+       [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
+       [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
+       [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
+       [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
+       [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
+       [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
+       [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
+       [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
+       [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
+       [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
+       [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
+       [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
+       [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
+       [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
+       [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
+       [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
+       [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
+       [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
+       [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
+       [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
+       [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
+       [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
+       [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
+       [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
+       [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
+       [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
+       [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
+       [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
+       [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
+       [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
+       [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
+       [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
+       [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
+       [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
+       [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
+       [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
+       [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
+       [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
+       [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
+       [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
+       [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
+       [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
+       [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
+       [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
+       [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
+       [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
+       [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
+       [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
+       [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
+       [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
+       [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
+       [CLKID_MALI]                = &meson8b_mali_0.hw,
+       [CLKID_VPU_0_SEL]           = &meson8b_vpu_0_sel.hw,
+       [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
+       [CLKID_VPU]                 = &meson8b_vpu_0.hw,
+       [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
+       [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
+       [CLKID_VDEC_1]              = &meson8b_vdec_1_1.hw,
+       [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
+       [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
+       [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
+       [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
+       [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
+       [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
+       [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
+       [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
+       [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
+       [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
+       [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
+       [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
+       [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
+       [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
+       [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
+       [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
+       [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
+       [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
+       [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
+};
+
+static struct clk_hw *meson8b_hw_clks[] = {
+       [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
+       [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
+       [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
+       [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
+       [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
+       [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
+       [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
+       [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
+       [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
+       [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
+       [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
+       [CLKID_CLK81] = &meson8b_clk81.hw,
+       [CLKID_DDR]                 = &meson8b_ddr.hw,
+       [CLKID_DOS]                 = &meson8b_dos.hw,
+       [CLKID_ISA]                 = &meson8b_isa.hw,
+       [CLKID_PL301]               = &meson8b_pl301.hw,
+       [CLKID_PERIPHS]             = &meson8b_periphs.hw,
+       [CLKID_SPICC]               = &meson8b_spicc.hw,
+       [CLKID_I2C]                 = &meson8b_i2c.hw,
+       [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
+       [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
+       [CLKID_RNG0]                = &meson8b_rng0.hw,
+       [CLKID_UART0]               = &meson8b_uart0.hw,
+       [CLKID_SDHC]                = &meson8b_sdhc.hw,
+       [CLKID_STREAM]              = &meson8b_stream.hw,
+       [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
+       [CLKID_SDIO]                = &meson8b_sdio.hw,
+       [CLKID_ABUF]                = &meson8b_abuf.hw,
+       [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
+       [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
+       [CLKID_SPI]                 = &meson8b_spi.hw,
+       [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
+       [CLKID_ETH]                 = &meson8b_eth.hw,
+       [CLKID_DEMUX]               = &meson8b_demux.hw,
+       [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
+       [CLKID_IEC958]              = &meson8b_iec958.hw,
+       [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
+       [CLKID_AMCLK]               = &meson8b_amclk.hw,
+       [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
+       [CLKID_MIXER]               = &meson8b_mixer.hw,
+       [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
+       [CLKID_ADC]                 = &meson8b_adc.hw,
+       [CLKID_BLKMV]               = &meson8b_blkmv.hw,
+       [CLKID_AIU]                 = &meson8b_aiu.hw,
+       [CLKID_UART1]               = &meson8b_uart1.hw,
+       [CLKID_G2D]                 = &meson8b_g2d.hw,
+       [CLKID_USB0]                = &meson8b_usb0.hw,
+       [CLKID_USB1]                = &meson8b_usb1.hw,
+       [CLKID_RESET]               = &meson8b_reset.hw,
+       [CLKID_NAND]                = &meson8b_nand.hw,
+       [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
+       [CLKID_USB]                 = &meson8b_usb.hw,
+       [CLKID_VDIN1]               = &meson8b_vdin1.hw,
+       [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
+       [CLKID_EFUSE]               = &meson8b_efuse.hw,
+       [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
+       [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
+       [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
+       [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
+       [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
+       [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
+       [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
+       [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
+       [CLKID_DVIN]                = &meson8b_dvin.hw,
+       [CLKID_UART2]               = &meson8b_uart2.hw,
+       [CLKID_SANA]                = &meson8b_sana.hw,
+       [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
+       [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
+       [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
+       [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
+       [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
+       [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
+       [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
+       [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
+       [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
+       [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
+       [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
+       [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
+       [CLKID_ENC480P]             = &meson8b_enc480p.hw,
+       [CLKID_RNG1]                = &meson8b_rng1.hw,
+       [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
+       [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
+       [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
+       [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
+       [CLKID_EDP]                 = &meson8b_edp.hw,
+       [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
+       [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
+       [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
+       [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
+       [CLKID_MPLL0]               = &meson8b_mpll0.hw,
+       [CLKID_MPLL1]               = &meson8b_mpll1.hw,
+       [CLKID_MPLL2]               = &meson8b_mpll2.hw,
+       [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
+       [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
+       [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
+       [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
+       [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
+       [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
+       [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
+       [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
+       [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
+       [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
+       [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
+       [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
+       [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
+       [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
+       [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
+       [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
+       [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
+       [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
+       [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
+       [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
+       [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
+       [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
+       [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
+       [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
+       [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
+       [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
+       [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
+       [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
+       [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
+       [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
+       [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
+       [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
+       [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
+       [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
+       [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
+       [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
+       [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
+       [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
+       [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
+       [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
+       [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
+       [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
+       [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
+       [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
+       [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
+       [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
+       [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
+       [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
+       [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
+       [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
+       [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
+       [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
+       [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
+       [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
+       [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
+       [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
+       [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
+       [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
+       [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
+       [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
+       [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
+       [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
+       [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
+       [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
+       [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
+       [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
+       [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
+       [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
+       [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
+       [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
+       [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
+       [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
+       [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
+       [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
+       [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
+       [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
+       [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
+       [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
+       [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
+       [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
+       [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
+       [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
+       [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
+       [CLKID_MALI_0]              = &meson8b_mali_0.hw,
+       [CLKID_MALI_1_SEL]          = &meson8b_mali_1_sel.hw,
+       [CLKID_MALI_1_DIV]          = &meson8b_mali_1_div.hw,
+       [CLKID_MALI_1]              = &meson8b_mali_1.hw,
+       [CLKID_MALI]                = &meson8b_mali.hw,
+       [CLKID_VPU_0_SEL]           = &meson8b_vpu_0_sel.hw,
+       [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
+       [CLKID_VPU_0]               = &meson8b_vpu_0.hw,
+       [CLKID_VPU_1_SEL]           = &meson8b_vpu_1_sel.hw,
+       [CLKID_VPU_1_DIV]           = &meson8b_vpu_1_div.hw,
+       [CLKID_VPU_1]               = &meson8b_vpu_1.hw,
+       [CLKID_VPU]                 = &meson8b_vpu.hw,
+       [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
+       [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
+       [CLKID_VDEC_1_1]            = &meson8b_vdec_1_1.hw,
+       [CLKID_VDEC_1_2_DIV]        = &meson8b_vdec_1_2_div.hw,
+       [CLKID_VDEC_1_2]            = &meson8b_vdec_1_2.hw,
+       [CLKID_VDEC_1]              = &meson8b_vdec_1.hw,
+       [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
+       [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
+       [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
+       [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
+       [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
+       [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
+       [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
+       [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
+       [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
+       [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
+       [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
+       [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
+       [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
+       [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
+       [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
+       [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
+       [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
+       [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
+       [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
+};
+
+static struct clk_hw *meson8m2_hw_clks[] = {
+       [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
+       [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
+       [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
+       [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
+       [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
+       [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
+       [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
+       [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
+       [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
+       [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
+       [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
+       [CLKID_CLK81] = &meson8b_clk81.hw,
+       [CLKID_DDR]                 = &meson8b_ddr.hw,
+       [CLKID_DOS]                 = &meson8b_dos.hw,
+       [CLKID_ISA]                 = &meson8b_isa.hw,
+       [CLKID_PL301]               = &meson8b_pl301.hw,
+       [CLKID_PERIPHS]             = &meson8b_periphs.hw,
+       [CLKID_SPICC]               = &meson8b_spicc.hw,
+       [CLKID_I2C]                 = &meson8b_i2c.hw,
+       [CLKID_SAR_ADC]             = &meson8b_sar_adc.hw,
+       [CLKID_SMART_CARD]          = &meson8b_smart_card.hw,
+       [CLKID_RNG0]                = &meson8b_rng0.hw,
+       [CLKID_UART0]               = &meson8b_uart0.hw,
+       [CLKID_SDHC]                = &meson8b_sdhc.hw,
+       [CLKID_STREAM]              = &meson8b_stream.hw,
+       [CLKID_ASYNC_FIFO]          = &meson8b_async_fifo.hw,
+       [CLKID_SDIO]                = &meson8b_sdio.hw,
+       [CLKID_ABUF]                = &meson8b_abuf.hw,
+       [CLKID_HIU_IFACE]           = &meson8b_hiu_iface.hw,
+       [CLKID_ASSIST_MISC]         = &meson8b_assist_misc.hw,
+       [CLKID_SPI]                 = &meson8b_spi.hw,
+       [CLKID_I2S_SPDIF]           = &meson8b_i2s_spdif.hw,
+       [CLKID_ETH]                 = &meson8b_eth.hw,
+       [CLKID_DEMUX]               = &meson8b_demux.hw,
+       [CLKID_AIU_GLUE]            = &meson8b_aiu_glue.hw,
+       [CLKID_IEC958]              = &meson8b_iec958.hw,
+       [CLKID_I2S_OUT]             = &meson8b_i2s_out.hw,
+       [CLKID_AMCLK]               = &meson8b_amclk.hw,
+       [CLKID_AIFIFO2]             = &meson8b_aififo2.hw,
+       [CLKID_MIXER]               = &meson8b_mixer.hw,
+       [CLKID_MIXER_IFACE]         = &meson8b_mixer_iface.hw,
+       [CLKID_ADC]                 = &meson8b_adc.hw,
+       [CLKID_BLKMV]               = &meson8b_blkmv.hw,
+       [CLKID_AIU]                 = &meson8b_aiu.hw,
+       [CLKID_UART1]               = &meson8b_uart1.hw,
+       [CLKID_G2D]                 = &meson8b_g2d.hw,
+       [CLKID_USB0]                = &meson8b_usb0.hw,
+       [CLKID_USB1]                = &meson8b_usb1.hw,
+       [CLKID_RESET]               = &meson8b_reset.hw,
+       [CLKID_NAND]                = &meson8b_nand.hw,
+       [CLKID_DOS_PARSER]          = &meson8b_dos_parser.hw,
+       [CLKID_USB]                 = &meson8b_usb.hw,
+       [CLKID_VDIN1]               = &meson8b_vdin1.hw,
+       [CLKID_AHB_ARB0]            = &meson8b_ahb_arb0.hw,
+       [CLKID_EFUSE]               = &meson8b_efuse.hw,
+       [CLKID_BOOT_ROM]            = &meson8b_boot_rom.hw,
+       [CLKID_AHB_DATA_BUS]        = &meson8b_ahb_data_bus.hw,
+       [CLKID_AHB_CTRL_BUS]        = &meson8b_ahb_ctrl_bus.hw,
+       [CLKID_HDMI_INTR_SYNC]      = &meson8b_hdmi_intr_sync.hw,
+       [CLKID_HDMI_PCLK]           = &meson8b_hdmi_pclk.hw,
+       [CLKID_USB1_DDR_BRIDGE]     = &meson8b_usb1_ddr_bridge.hw,
+       [CLKID_USB0_DDR_BRIDGE]     = &meson8b_usb0_ddr_bridge.hw,
+       [CLKID_MMC_PCLK]            = &meson8b_mmc_pclk.hw,
+       [CLKID_DVIN]                = &meson8b_dvin.hw,
+       [CLKID_UART2]               = &meson8b_uart2.hw,
+       [CLKID_SANA]                = &meson8b_sana.hw,
+       [CLKID_VPU_INTR]            = &meson8b_vpu_intr.hw,
+       [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
+       [CLKID_CLK81_A9]            = &meson8b_clk81_a9.hw,
+       [CLKID_VCLK2_VENCI0]        = &meson8b_vclk2_venci0.hw,
+       [CLKID_VCLK2_VENCI1]        = &meson8b_vclk2_venci1.hw,
+       [CLKID_VCLK2_VENCP0]        = &meson8b_vclk2_vencp0.hw,
+       [CLKID_VCLK2_VENCP1]        = &meson8b_vclk2_vencp1.hw,
+       [CLKID_GCLK_VENCI_INT]      = &meson8b_gclk_venci_int.hw,
+       [CLKID_GCLK_VENCP_INT]      = &meson8b_gclk_vencp_int.hw,
+       [CLKID_DAC_CLK]             = &meson8b_dac_clk.hw,
+       [CLKID_AOCLK_GATE]          = &meson8b_aoclk_gate.hw,
+       [CLKID_IEC958_GATE]         = &meson8b_iec958_gate.hw,
+       [CLKID_ENC480P]             = &meson8b_enc480p.hw,
+       [CLKID_RNG1]                = &meson8b_rng1.hw,
+       [CLKID_GCLK_VENCL_INT]      = &meson8b_gclk_vencl_int.hw,
+       [CLKID_VCLK2_VENCLMCC]      = &meson8b_vclk2_venclmcc.hw,
+       [CLKID_VCLK2_VENCL]         = &meson8b_vclk2_vencl.hw,
+       [CLKID_VCLK2_OTHER]         = &meson8b_vclk2_other.hw,
+       [CLKID_EDP]                 = &meson8b_edp.hw,
+       [CLKID_AO_MEDIA_CPU]        = &meson8b_ao_media_cpu.hw,
+       [CLKID_AO_AHB_SRAM]         = &meson8b_ao_ahb_sram.hw,
+       [CLKID_AO_AHB_BUS]          = &meson8b_ao_ahb_bus.hw,
+       [CLKID_AO_IFACE]            = &meson8b_ao_iface.hw,
+       [CLKID_MPLL0]               = &meson8b_mpll0.hw,
+       [CLKID_MPLL1]               = &meson8b_mpll1.hw,
+       [CLKID_MPLL2]               = &meson8b_mpll2.hw,
+       [CLKID_MPLL0_DIV]           = &meson8b_mpll0_div.hw,
+       [CLKID_MPLL1_DIV]           = &meson8b_mpll1_div.hw,
+       [CLKID_MPLL2_DIV]           = &meson8b_mpll2_div.hw,
+       [CLKID_CPU_IN_SEL]          = &meson8b_cpu_in_sel.hw,
+       [CLKID_CPU_IN_DIV2]         = &meson8b_cpu_in_div2.hw,
+       [CLKID_CPU_IN_DIV3]         = &meson8b_cpu_in_div3.hw,
+       [CLKID_CPU_SCALE_DIV]       = &meson8b_cpu_scale_div.hw,
+       [CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
+       [CLKID_MPLL_PREDIV]         = &meson8b_mpll_prediv.hw,
+       [CLKID_FCLK_DIV2_DIV]       = &meson8b_fclk_div2_div.hw,
+       [CLKID_FCLK_DIV3_DIV]       = &meson8b_fclk_div3_div.hw,
+       [CLKID_FCLK_DIV4_DIV]       = &meson8b_fclk_div4_div.hw,
+       [CLKID_FCLK_DIV5_DIV]       = &meson8b_fclk_div5_div.hw,
+       [CLKID_FCLK_DIV7_DIV]       = &meson8b_fclk_div7_div.hw,
+       [CLKID_NAND_SEL]            = &meson8b_nand_clk_sel.hw,
+       [CLKID_NAND_DIV]            = &meson8b_nand_clk_div.hw,
+       [CLKID_NAND_CLK]            = &meson8b_nand_clk_gate.hw,
+       [CLKID_PLL_FIXED_DCO]       = &meson8b_fixed_pll_dco.hw,
+       [CLKID_HDMI_PLL_DCO]        = &meson8b_hdmi_pll_dco.hw,
+       [CLKID_PLL_SYS_DCO]         = &meson8b_sys_pll_dco.hw,
+       [CLKID_CPU_CLK_DIV2]        = &meson8b_cpu_clk_div2.hw,
+       [CLKID_CPU_CLK_DIV3]        = &meson8b_cpu_clk_div3.hw,
+       [CLKID_CPU_CLK_DIV4]        = &meson8b_cpu_clk_div4.hw,
+       [CLKID_CPU_CLK_DIV5]        = &meson8b_cpu_clk_div5.hw,
+       [CLKID_CPU_CLK_DIV6]        = &meson8b_cpu_clk_div6.hw,
+       [CLKID_CPU_CLK_DIV7]        = &meson8b_cpu_clk_div7.hw,
+       [CLKID_CPU_CLK_DIV8]        = &meson8b_cpu_clk_div8.hw,
+       [CLKID_APB_SEL]             = &meson8b_apb_clk_sel.hw,
+       [CLKID_APB]                 = &meson8b_apb_clk_gate.hw,
+       [CLKID_PERIPH_SEL]          = &meson8b_periph_clk_sel.hw,
+       [CLKID_PERIPH]              = &meson8b_periph_clk_gate.hw,
+       [CLKID_AXI_SEL]             = &meson8b_axi_clk_sel.hw,
+       [CLKID_AXI]                 = &meson8b_axi_clk_gate.hw,
+       [CLKID_L2_DRAM_SEL]         = &meson8b_l2_dram_clk_sel.hw,
+       [CLKID_L2_DRAM]             = &meson8b_l2_dram_clk_gate.hw,
+       [CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
+       [CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
+       [CLKID_VID_PLL_IN_SEL]      = &meson8b_vid_pll_in_sel.hw,
+       [CLKID_VID_PLL_IN_EN]       = &meson8b_vid_pll_in_en.hw,
+       [CLKID_VID_PLL_PRE_DIV]     = &meson8b_vid_pll_pre_div.hw,
+       [CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
+       [CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
+       [CLKID_VCLK_IN_SEL]         = &meson8b_vclk_in_sel.hw,
+       [CLKID_VCLK_IN_EN]          = &meson8b_vclk_in_en.hw,
+       [CLKID_VCLK_EN]             = &meson8b_vclk_en.hw,
+       [CLKID_VCLK_DIV1]           = &meson8b_vclk_div1_gate.hw,
+       [CLKID_VCLK_DIV2_DIV]       = &meson8b_vclk_div2_div.hw,
+       [CLKID_VCLK_DIV2]           = &meson8b_vclk_div2_div_gate.hw,
+       [CLKID_VCLK_DIV4_DIV]       = &meson8b_vclk_div4_div.hw,
+       [CLKID_VCLK_DIV4]           = &meson8b_vclk_div4_div_gate.hw,
+       [CLKID_VCLK_DIV6_DIV]       = &meson8b_vclk_div6_div.hw,
+       [CLKID_VCLK_DIV6]           = &meson8b_vclk_div6_div_gate.hw,
+       [CLKID_VCLK_DIV12_DIV]      = &meson8b_vclk_div12_div.hw,
+       [CLKID_VCLK_DIV12]          = &meson8b_vclk_div12_div_gate.hw,
+       [CLKID_VCLK2_IN_SEL]        = &meson8b_vclk2_in_sel.hw,
+       [CLKID_VCLK2_IN_EN]         = &meson8b_vclk2_clk_in_en.hw,
+       [CLKID_VCLK2_EN]            = &meson8b_vclk2_clk_en.hw,
+       [CLKID_VCLK2_DIV1]          = &meson8b_vclk2_div1_gate.hw,
+       [CLKID_VCLK2_DIV2_DIV]      = &meson8b_vclk2_div2_div.hw,
+       [CLKID_VCLK2_DIV2]          = &meson8b_vclk2_div2_div_gate.hw,
+       [CLKID_VCLK2_DIV4_DIV]      = &meson8b_vclk2_div4_div.hw,
+       [CLKID_VCLK2_DIV4]          = &meson8b_vclk2_div4_div_gate.hw,
+       [CLKID_VCLK2_DIV6_DIV]      = &meson8b_vclk2_div6_div.hw,
+       [CLKID_VCLK2_DIV6]          = &meson8b_vclk2_div6_div_gate.hw,
+       [CLKID_VCLK2_DIV12_DIV]     = &meson8b_vclk2_div12_div.hw,
+       [CLKID_VCLK2_DIV12]         = &meson8b_vclk2_div12_div_gate.hw,
+       [CLKID_CTS_ENCT_SEL]        = &meson8b_cts_enct_sel.hw,
+       [CLKID_CTS_ENCT]            = &meson8b_cts_enct.hw,
+       [CLKID_CTS_ENCP_SEL]        = &meson8b_cts_encp_sel.hw,
+       [CLKID_CTS_ENCP]            = &meson8b_cts_encp.hw,
+       [CLKID_CTS_ENCI_SEL]        = &meson8b_cts_enci_sel.hw,
+       [CLKID_CTS_ENCI]            = &meson8b_cts_enci.hw,
+       [CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
+       [CLKID_HDMI_TX_PIXEL]       = &meson8b_hdmi_tx_pixel.hw,
+       [CLKID_CTS_ENCL_SEL]        = &meson8b_cts_encl_sel.hw,
+       [CLKID_CTS_ENCL]            = &meson8b_cts_encl.hw,
+       [CLKID_CTS_VDAC0_SEL]       = &meson8b_cts_vdac0_sel.hw,
+       [CLKID_CTS_VDAC0]           = &meson8b_cts_vdac0.hw,
+       [CLKID_HDMI_SYS_SEL]        = &meson8b_hdmi_sys_sel.hw,
+       [CLKID_HDMI_SYS_DIV]        = &meson8b_hdmi_sys_div.hw,
+       [CLKID_HDMI_SYS]            = &meson8b_hdmi_sys.hw,
+       [CLKID_MALI_0_SEL]          = &meson8b_mali_0_sel.hw,
+       [CLKID_MALI_0_DIV]          = &meson8b_mali_0_div.hw,
+       [CLKID_MALI_0]              = &meson8b_mali_0.hw,
+       [CLKID_MALI_1_SEL]          = &meson8b_mali_1_sel.hw,
+       [CLKID_MALI_1_DIV]          = &meson8b_mali_1_div.hw,
+       [CLKID_MALI_1]              = &meson8b_mali_1.hw,
+       [CLKID_MALI]                = &meson8b_mali.hw,
+       [CLKID_GP_PLL_DCO]          = &meson8m2_gp_pll_dco.hw,
+       [CLKID_GP_PLL]              = &meson8m2_gp_pll.hw,
+       [CLKID_VPU_0_SEL]           = &meson8m2_vpu_0_sel.hw,
+       [CLKID_VPU_0_DIV]           = &meson8b_vpu_0_div.hw,
+       [CLKID_VPU_0]               = &meson8b_vpu_0.hw,
+       [CLKID_VPU_1_SEL]           = &meson8m2_vpu_1_sel.hw,
+       [CLKID_VPU_1_DIV]           = &meson8b_vpu_1_div.hw,
+       [CLKID_VPU_1]               = &meson8b_vpu_1.hw,
+       [CLKID_VPU]                 = &meson8b_vpu.hw,
+       [CLKID_VDEC_1_SEL]          = &meson8b_vdec_1_sel.hw,
+       [CLKID_VDEC_1_1_DIV]        = &meson8b_vdec_1_1_div.hw,
+       [CLKID_VDEC_1_1]            = &meson8b_vdec_1_1.hw,
+       [CLKID_VDEC_1_2_DIV]        = &meson8b_vdec_1_2_div.hw,
+       [CLKID_VDEC_1_2]            = &meson8b_vdec_1_2.hw,
+       [CLKID_VDEC_1]              = &meson8b_vdec_1.hw,
+       [CLKID_VDEC_HCODEC_SEL]     = &meson8b_vdec_hcodec_sel.hw,
+       [CLKID_VDEC_HCODEC_DIV]     = &meson8b_vdec_hcodec_div.hw,
+       [CLKID_VDEC_HCODEC]         = &meson8b_vdec_hcodec.hw,
+       [CLKID_VDEC_2_SEL]          = &meson8b_vdec_2_sel.hw,
+       [CLKID_VDEC_2_DIV]          = &meson8b_vdec_2_div.hw,
+       [CLKID_VDEC_2]              = &meson8b_vdec_2.hw,
+       [CLKID_VDEC_HEVC_SEL]       = &meson8b_vdec_hevc_sel.hw,
+       [CLKID_VDEC_HEVC_DIV]       = &meson8b_vdec_hevc_div.hw,
+       [CLKID_VDEC_HEVC_EN]        = &meson8b_vdec_hevc_en.hw,
+       [CLKID_VDEC_HEVC]           = &meson8b_vdec_hevc.hw,
+       [CLKID_CTS_AMCLK_SEL]       = &meson8b_cts_amclk_sel.hw,
+       [CLKID_CTS_AMCLK_DIV]       = &meson8b_cts_amclk_div.hw,
+       [CLKID_CTS_AMCLK]           = &meson8b_cts_amclk.hw,
+       [CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
+       [CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
+       [CLKID_CTS_MCLK_I958]       = &meson8b_cts_mclk_i958.hw,
+       [CLKID_CTS_I958]            = &meson8b_cts_i958.hw,
+       [CLKID_VID_PLL_LVDS_EN]     = &meson8b_vid_pll_lvds_en.hw,
+       [CLKID_HDMI_PLL_DCO_IN]     = &hdmi_pll_dco_in.hw,
 };
 
 static struct clk_regmap *const meson8b_clk_regmaps[] = {
@@ -3788,8 +3777,23 @@ static struct meson8b_nb_data meson8b_cpu_nb_data = {
        .nb.notifier_call = meson8b_cpu_clk_notifier_cb,
 };
 
+static struct meson_clk_hw_data meson8_clks = {
+       .hws = meson8_hw_clks,
+       .num = ARRAY_SIZE(meson8_hw_clks),
+};
+
+static struct meson_clk_hw_data meson8b_clks = {
+       .hws = meson8b_hw_clks,
+       .num = ARRAY_SIZE(meson8b_hw_clks),
+};
+
+static struct meson_clk_hw_data meson8m2_clks = {
+       .hws = meson8m2_hw_clks,
+       .num = ARRAY_SIZE(meson8m2_hw_clks),
+};
+
 static void __init meson8b_clkc_init_common(struct device_node *np,
-                       struct clk_hw_onecell_data *clk_hw_onecell_data)
+                                           struct meson_clk_hw_data *hw_clks)
 {
        struct meson8b_clk_reset *rstc;
        struct device_node *parent_np;
@@ -3830,17 +3834,17 @@ static void __init meson8b_clkc_init_common(struct device_node *np,
         * register all clks and start with the first used ID (which is
         * CLKID_PLL_FIXED)
         */
-       for (i = CLKID_PLL_FIXED; i < CLK_NR_CLKS; i++) {
+       for (i = CLKID_PLL_FIXED; i < hw_clks->num; i++) {
                /* array might be sparse */
-               if (!clk_hw_onecell_data->hws[i])
+               if (!hw_clks->hws[i])
                        continue;
 
-               ret = of_clk_hw_register(np, clk_hw_onecell_data->hws[i]);
+               ret = of_clk_hw_register(np, hw_clks->hws[i]);
                if (ret)
                        return;
        }
 
-       meson8b_cpu_nb_data.cpu_clk = clk_hw_onecell_data->hws[CLKID_CPUCLK];
+       meson8b_cpu_nb_data.cpu_clk = hw_clks->hws[CLKID_CPUCLK];
 
        /*
         * FIXME we shouldn't program the muxes in notifier handlers. The
@@ -3856,25 +3860,24 @@ static void __init meson8b_clkc_init_common(struct device_node *np,
                return;
        }
 
-       ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
-                                    clk_hw_onecell_data);
+       ret = of_clk_add_hw_provider(np, meson_clk_hw_get, hw_clks);
        if (ret)
                pr_err("%s: failed to register clock provider\n", __func__);
 }
 
 static void __init meson8_clkc_init(struct device_node *np)
 {
-       return meson8b_clkc_init_common(np, &meson8_hw_onecell_data);
+       return meson8b_clkc_init_common(np, &meson8_clks);
 }
 
 static void __init meson8b_clkc_init(struct device_node *np)
 {
-       return meson8b_clkc_init_common(np, &meson8b_hw_onecell_data);
+       return meson8b_clkc_init_common(np, &meson8b_clks);
 }
 
 static void __init meson8m2_clkc_init(struct device_node *np)
 {
-       return meson8b_clkc_init_common(np, &meson8m2_hw_onecell_data);
+       return meson8b_clkc_init_common(np, &meson8m2_clks);
 }
 
 CLK_OF_DECLARE_DRIVER(meson8_clkc, "amlogic,meson8-clkc",
index ce62ed4..f999655 100644 (file)
 #define CLKID_VID_PLL_LVDS_EN  216
 #define CLKID_HDMI_PLL_DCO_IN   217
 
-#define CLK_NR_CLKS            218
-
 /*
  * include the CLKID and RESETID that have
  * been made part of the stable DT binding