drm/i915: Implement display WA #1142:kbl,cfl,cml
authorVille Syrjälä <ville.syrjala@linux.intel.com>
Thu, 24 Sep 2020 19:48:10 +0000 (22:48 +0300)
committerVille Syrjälä <ville.syrjala@linux.intel.com>
Wed, 30 Sep 2020 23:14:52 +0000 (02:14 +0300)
Implement display w/a #1142. This supposedly fixes some underruns
with FBC+VTd. Bspec says we should use the same programming regardless
of circumstances. Apparently we should flip the magic bits before
turning on any planes so let's put this into the early w/as.

Cc: Lee Shawn C <shawn.c.lee@intel.com>
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20200924194810.10293-1-ville.syrjala@linux.intel.com
Reviewed-by: José Roberto de Souza <jose.souza@intel.com>
drivers/gpu/drm/i915/display/intel_display.c
drivers/gpu/drm/i915/i915_reg.h

index b7ae60a..aa31a52 100644 (file)
@@ -18904,6 +18904,15 @@ static void intel_early_display_was(struct drm_i915_private *dev_priv)
                intel_de_write(dev_priv, CHICKEN_PAR1_1,
                               intel_de_read(dev_priv, CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
        }
+
+       if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv)) {
+               /* Display WA #1142:kbl,cfl,cml */
+               intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
+                            KBL_ARB_FILL_SPARE_22, KBL_ARB_FILL_SPARE_22);
+               intel_de_rmw(dev_priv, CHICKEN_MISC_2,
+                            KBL_ARB_FILL_SPARE_13 | KBL_ARB_FILL_SPARE_14,
+                            KBL_ARB_FILL_SPARE_14);
+       }
 }
 
 static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
index 47730a1..88c215c 100644 (file)
@@ -7866,6 +7866,7 @@ enum {
 # define CHICKEN3_DGMG_DONE_FIX_DISABLE                (1 << 2)
 
 #define CHICKEN_PAR1_1                 _MMIO(0x42080)
+#define  KBL_ARB_FILL_SPARE_22         REG_BIT(22)
 #define  DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
 #define  SKL_DE_COMPRESSED_HASH_MODE   (1 << 15)
 #define  DPA_MASK_VBLANK_SRD           (1 << 15)
@@ -7878,6 +7879,8 @@ enum {
 
 #define CHICKEN_MISC_2         _MMIO(0x42084)
 #define  CNL_COMP_PWR_DOWN     (1 << 23)
+#define  KBL_ARB_FILL_SPARE_14 REG_BIT(14)
+#define  KBL_ARB_FILL_SPARE_13 REG_BIT(13)
 #define  GLK_CL2_PWR_DOWN      (1 << 12)
 #define  GLK_CL1_PWR_DOWN      (1 << 11)
 #define  GLK_CL0_PWR_DOWN      (1 << 10)