drm/i915: program FDI_RX TP and FDI delays
authorEugeni Dodonov <eugeni.dodonov@intel.com>
Wed, 4 Jul 2012 23:15:16 +0000 (20:15 -0300)
committerDaniel Vetter <daniel.vetter@ffwll.ch>
Thu, 5 Jul 2012 13:09:03 +0000 (15:09 +0200)
This is required for a stable FDI connection.

v2: fix and simplify the FDI_RX_MISC bits as noticed by Paulo Zanoni.

CC: Paulo Zanoni <paulo.r.zanoni@intel.com>
Signed-off-by: Eugeni Dodonov <eugeni.dodonov@intel.com>
Reviewed-by: Paulo Zanoni <paulo.r.zanoni@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
drivers/gpu/drm/i915/i915_reg.h
drivers/gpu/drm/i915/intel_ddi.c

index da7484e..1218069 100644 (file)
 #define _FDI_RXA_TUSIZE2         0xf0038
 #define _FDI_RXB_TUSIZE1         0xf1030
 #define _FDI_RXB_TUSIZE2         0xf1038
+#define  FDI_RX_TP1_TO_TP2_48  (2<<20)
+#define  FDI_RX_TP1_TO_TP2_64  (3<<20)
+#define  FDI_RX_FDI_DELAY_90   (0x90<<0)
 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
index f33fe1a..933c748 100644 (file)
@@ -170,6 +170,15 @@ void hsw_fdi_link_train(struct drm_crtc *crtc)
 
                udelay(600);
 
+               /* We need to program FDI_RX_MISC with the default TP1 to TP2
+                * values before enabling the receiver, and configure the delay
+                * for the FDI timing generator to 90h. Luckily, all the other
+                * bits are supposed to be zeroed, so we can write those values
+                * directly.
+                */
+               I915_WRITE(FDI_RX_MISC(pipe), FDI_RX_TP1_TO_TP2_48 |
+                               FDI_RX_FDI_DELAY_90);
+
                /* Enable CPU FDI Receiver with auto-training */
                reg = FDI_RX_CTL(pipe);
                I915_WRITE(reg,