arm64: zynqmp: Fix si570 clock output names and references
authorSaeed Nowshadi <saeed.nowshadi@xilinx.com>
Wed, 4 Mar 2020 18:21:34 +0000 (10:21 -0800)
committerMichal Simek <michal.simek@xilinx.com>
Wed, 24 Jun 2020 11:07:58 +0000 (13:07 +0200)
Align clock output names with node references.

Signed-off-by: Saeed Nowshadi <saeed.nowshadi@xilinx.com>
Signed-off-by: Michal Simek <michal.simek@xilinx.com>
arch/arm/dts/zynqmp-e-a2197-00-revA.dts

index bf982e2..c260411 100644 (file)
@@ -2,7 +2,7 @@
 /*
  * dts file for Xilinx Versal a2197 RevA System Controller
  *
- * (C) Copyright 2019, Xilinx, Inc.
+ * (C) Copyright 2019 - 2020, Xilinx, Inc.
  *
  * Michal Simek <michal.simek@xilinx.com>
  */
                                temperature-stability = <50>;
                                factory-fout = <156250000>;
                                clock-frequency = <156250000>;
-                               clock-output-names = "si570_hsdp_clk";
+                               clock-output-names = "si570_zsfp_clk";
                        };
                };
                i2c@6 { /* USER_SI570_1 */
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <6>;
-                       si570_user1_clk: clock-generator@5d { /* u205 */
+                       si570_user1: clock-generator@5d { /* u205 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
                                reg = <0x5f>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <4>;
-                       si570_ddr_dimm2: clock-generator@60 { /* u3 */
+                       si570_lpddr4clk2: clock-generator@60 { /* u3 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
                                reg = <0x60>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <5>;
-                       si570_lpddr4: clock-generator@60 { /* u4 */
+                       si570_lpddr4clk1: clock-generator@60 { /* u4 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
                                reg = <0x60>;