2015-04-27 Yvan Roux <yvan.roux@linaro.org>
authoryroux <yroux@138bc75d-0d04-0410-961f-82ee72b054a4>
Mon, 27 Apr 2015 09:08:11 +0000 (09:08 +0000)
committeryroux <yroux@138bc75d-0d04-0410-961f-82ee72b054a4>
Mon, 27 Apr 2015 09:08:11 +0000 (09:08 +0000)
* config/arm/arm.md (*arm_subsi3_insn): Fixed redundant
alternatives.

git-svn-id: svn+ssh://gcc.gnu.org/svn/gcc/trunk@222453 138bc75d-0d04-0410-961f-82ee72b054a4

gcc/ChangeLog
gcc/config/arm/arm.md

index aae7575..3ec5aa7 100644 (file)
@@ -1,3 +1,8 @@
+2015-04-27  Yvan Roux  <yvan.roux@linaro.org>
+
+       * config/arm/arm.md (*arm_subsi3_insn): Fixed redundant
+       alternatives.
+
 2015-04-26  Tom de Vries  <tom@codesourcery.com>
 
        PR tree-optimization/65826
index 85d27d9..57b95bf 100644 (file)
 
 ; ??? Check Thumb-2 split length
 (define_insn_and_split "*arm_subsi3_insn"
-  [(set (match_operand:SI           0 "s_register_operand" "=l,l ,l ,l ,r ,r,r,rk,r")
-       (minus:SI (match_operand:SI 1 "reg_or_int_operand" "l ,0 ,l ,Pz,rI,r,r,k ,?n")
-                 (match_operand:SI 2 "reg_or_int_operand" "l ,Py,Pd,l ,r ,I,r,r ,r")))]
+  [(set (match_operand:SI           0 "s_register_operand" "=l,l ,l ,l ,r,r,r,rk,r")
+       (minus:SI (match_operand:SI 1 "reg_or_int_operand" "l ,0 ,l ,Pz,I,r,r,k ,?n")
+                 (match_operand:SI 2 "reg_or_int_operand" "l ,Py,Pd,l ,r,I,r,r ,r")))]
   "TARGET_32BIT"
   "@
    sub%?\\t%0, %1, %2