void cpu_mips_irq_request(void *opaque, int irq, int level)
{
- CPUState *env = first_cpu;
-
- uint32_t mask;
+ CPUState *env = (CPUState *)opaque;
- if (irq >= 16)
+ if (irq < 0 || irq > 7)
return;
- mask = 1 << (irq + CP0Ca_IP);
-
if (level) {
- env->CP0_Cause |= mask;
+ env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
} else {
- env->CP0_Cause &= ~mask;
+ env->CP0_Cause &= ~(1 << (irq +CP0Ca_IP));
}
cpu_mips_update_irq(env);
}
-
uint64_t now, next;
uint32_t tmp;
+ if (env->CP0_Cause & (1 << CP0Ca_DC))
+ return;
+
tmp = count;
if (count == compare)
tmp++;
void cpu_mips_store_compare (CPUState *env, uint32_t value)
{
cpu_mips_update_count(env, cpu_mips_get_count(env), value);
+ if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
+ env->CP0_Cause &= ~(1 << CP0Ca_TI);
cpu_mips_irq_request(env, 7, 0);
}
}
#endif
cpu_mips_update_count(env, cpu_mips_get_count(env), env->CP0_Compare);
+ if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
+ env->CP0_Cause |= 1 << CP0Ca_TI;
cpu_mips_irq_request(env, 7, 1);
}
/* If the exception was raised from a delay slot,
come back to the jump. */
env->CP0_DEPC = env->PC - 4;
+ if (!(env->hflags & MIPS_HFLAG_EXL))
+ env->CP0_Cause |= (1 << CP0Ca_BD);
env->hflags &= ~MIPS_HFLAG_BMASK;
} else {
env->CP0_DEPC = env->PC;
+ env->CP0_Cause &= ~(1 << CP0Ca_BD);
}
enter_debug_mode:
env->hflags |= MIPS_HFLAG_DM;
/* If the exception was raised from a delay slot,
come back to the jump. */
env->CP0_ErrorEPC = env->PC - 4;
+ if (!(env->hflags & MIPS_HFLAG_EXL))
+ env->CP0_Cause |= (1 << CP0Ca_BD);
env->hflags &= ~MIPS_HFLAG_BMASK;
} else {
env->CP0_ErrorEPC = env->PC;
+ env->CP0_Cause &= ~(1 << CP0Ca_BD);
}
env->hflags |= MIPS_HFLAG_ERL;
env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
goto set_EPC;
case EXCP_CpU:
cause = 11;
- env->CP0_Cause = (env->CP0_Cause & ~0x03000000) | (env->error_code << 28);
+ env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
+ (env->error_code << CP0Ca_CE);
goto set_EPC;
case EXCP_OVERFLOW:
cause = 12;
/* If the exception was raised from a delay slot,
come back to the jump. */
env->CP0_EPC = env->PC - 4;
- env->CP0_Cause |= 0x80000000;
+ if (!(env->hflags & MIPS_HFLAG_EXL))
+ env->CP0_Cause |= (1 << CP0Ca_BD);
env->hflags &= ~MIPS_HFLAG_BMASK;
} else {
env->CP0_EPC = env->PC;
- env->CP0_Cause &= ~0x80000000;
+ env->CP0_Cause &= ~(1 << CP0Ca_BD);
}
if (env->CP0_Status & (1 << CP0St_BEV)) {
env->PC = (int32_t)0xBFC00200;
void op_mtc0_cause (void)
{
- env->CP0_Cause = (env->CP0_Cause & 0xB000F87C) | (T0 & 0x00C00300);
+ uint32_t mask = 0x00C00300;
+
+ if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
+ mask |= 1 << CP0Ca_DC;
+
+ env->CP0_Cause = (env->CP0_Cause & 0xFCC0FF7C) | (T0 & mask);
/* Handle the software interrupt as an hardware one, as they
are very similar */