static int b43_phy_ht_op_init(struct b43_wldev *dev)
{
+ u8 i;
u16 tmp;
b43_phy_ht_tables_init(dev);
- /* TODO: PHY ops on regs 0x0be, 0x23f 0x240 0x241 */
+ b43_phy_mask(dev, 0x0be, ~0x2);
+ b43_phy_set(dev, 0x23f, 0x7ff);
+ b43_phy_set(dev, 0x240, 0x7ff);
+ b43_phy_set(dev, 0x241, 0x7ff);
b43_phy_ht_zero_extg(dev);
- /* TODO: PHY op on reg B43_PHY_EXTG(0) */
+ b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0);
b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0);
if (0) /* TODO: condition */
; /* TODO: PHY op on reg 0x217 */
- ; /* TODO: PHY op on reg 0xb0 */
+ b43_phy_read(dev, 0xb0); /* TODO: what for? */
+ b43_phy_set(dev, 0xb0, 0x1);
- ; /* TODO: PHY ops on regs 0xb1, 0x32f, 0x077, 0x0b4, 0x17e */
+ b43_phy_set(dev, 0xb1, 0x91);
+ b43_phy_write(dev, 0x32f, 0x0003);
+ b43_phy_write(dev, 0x077, 0x0010);
+ b43_phy_write(dev, 0x0b4, 0x0258);
+ b43_phy_mask(dev, 0x17e, ~0x4000);
b43_phy_write(dev, 0x0b9, 0x0072);
/* TODO: Some ops here */
+ b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
+ b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
+ b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
+ b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
+
+ /* TODO: Some ops here */
+
+ b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
+ b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
+ b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
+
+ b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
+ b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
+ b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
+ b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
+
/* Copy some tables entries */
tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
b43_mac_phy_clock_set(dev, true);
- /* TODO: Some ops here */
+ for (i = 0; i < 2; i++) {
+ tmp = b43_phy_read(dev, B43_PHY_EXTG(0));
+ b43_phy_set(dev, B43_PHY_EXTG(0), 0x3);
+ b43_phy_set(dev, B43_PHY_EXTG(3), i ? 0x20 : 0x1);
+ /* FIXME: wait for some bit to be cleared (find out which) */
+ b43_phy_read(dev, B43_PHY_EXTG(4));
+ b43_phy_write(dev, B43_PHY_EXTG(0), tmp);
+ }
+
+ /* TODO: PHY op on reg 0xb0 */
+
+ /* TODO: PHY ops on regs 0x40e, 0x44e, 0x48e */
if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
b43_phy_ht_bphy_init(dev);