arm64: dts: mediatek: Format mediatek,larbs as an array of phandles
authorNícolas F. R. A. Prado <nfraprado@collabora.com>
Tue, 1 Mar 2022 20:31:47 +0000 (15:31 -0500)
committerMatthias Brugger <matthias.bgg@gmail.com>
Mon, 4 Apr 2022 12:09:36 +0000 (14:09 +0200)
Commit 39bd2b6a3783 ("dt-bindings: Improve phandle-array schemas")
updated the mediatek,larbs property in the mediatek,iommu.yaml
dt-binding to make it clearer that the phandles passed to the property
are independent, rather than subsequent arguments to the first phandle.

Update the mediatek,larbs property in the arm64 Devicetrees to use the
same formatting. This change doesn't impact any behavior: the compiled
dtb is exactly the same. It does however fix the warnings generated by
dtbs_check.

Signed-off-by: Nícolas F. R. A. Prado <nfraprado@collabora.com>
Link: https://lore.kernel.org/r/20220301203147.1143782-2-nfraprado@collabora.com
Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
arch/arm64/boot/dts/mediatek/mt2712e.dtsi
arch/arm64/boot/dts/mediatek/mt8167.dtsi
arch/arm64/boot/dts/mediatek/mt8173.dtsi
arch/arm64/boot/dts/mediatek/mt8183.dtsi

index a27b762..8657933 100644 (file)
                interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_LOW>;
                clocks = <&infracfg CLK_INFRA_M4U>;
                clock-names = "bclk";
-               mediatek,larbs = <&larb0 &larb1 &larb2
-                                 &larb3 &larb6>;
+               mediatek,larbs = <&larb0>, <&larb1>, <&larb2>,
+                                <&larb3>, <&larb6>;
                #iommu-cells = <1>;
        };
 
                interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>;
                clocks = <&infracfg CLK_INFRA_M4U>;
                clock-names = "bclk";
-               mediatek,larbs = <&larb4 &larb5 &larb7>;
+               mediatek,larbs = <&larb4>, <&larb5>, <&larb7>;
                #iommu-cells = <1>;
        };
 
index 9029051..54655f2 100644 (file)
                iommu: m4u@10203000 {
                        compatible = "mediatek,mt8167-m4u";
                        reg = <0 0x10203000 0 0x1000>;
-                       mediatek,larbs = <&larb0 &larb1 &larb2>;
+                       mediatek,larbs = <&larb0>, <&larb1>, <&larb2>;
                        interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_LOW>;
                        #iommu-cells = <1>;
                };
index 2b7d331..042feae 100644 (file)
                        interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>;
                        clocks = <&infracfg CLK_INFRA_M4U>;
                        clock-names = "bclk";
-                       mediatek,larbs = <&larb0 &larb1 &larb2
-                                         &larb3 &larb4 &larb5>;
+                       mediatek,larbs = <&larb0>, <&larb1>, <&larb2>,
+                                        <&larb3>, <&larb4>, <&larb5>;
                        #iommu-cells = <1>;
                };
 
index 4b08691..5d4a1dd 100644 (file)
                        compatible = "mediatek,mt8183-m4u";
                        reg = <0 0x10205000 0 0x1000>;
                        interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>;
-                       mediatek,larbs = <&larb0 &larb1 &larb2 &larb3
-                                         &larb4 &larb5 &larb6>;
+                       mediatek,larbs = <&larb0>, <&larb1>, <&larb2>, <&larb3>,
+                                        <&larb4>, <&larb5>, <&larb6>;
                        #iommu-cells = <1>;
                };