spi: tegra114: terminate dma and reset on transfer timeout
authorSowjanya Komatineni <skomatineni@nvidia.com>
Wed, 27 Mar 2019 05:56:27 +0000 (22:56 -0700)
committerMark Brown <broonie@kernel.org>
Mon, 1 Apr 2019 08:38:58 +0000 (15:38 +0700)
Fixes: terminate DMA and perform controller reset on transfer timeout
to clear the FIFO's and errors.

Signed-off-by: Sowjanya Komatineni <skomatineni@nvidia.com>
Signed-off-by: Mark Brown <broonie@kernel.org>
drivers/spi/spi-tegra114.c

index 876eb2a..a6153b9 100644 (file)
@@ -869,7 +869,16 @@ static int tegra_spi_transfer_one_message(struct spi_master *master,
                if (WARN_ON(ret == 0)) {
                        dev_err(tspi->dev,
                                "spi transfer timeout, err %d\n", ret);
+                       if (tspi->is_curr_dma_xfer &&
+                           (tspi->cur_direction & DATA_DIR_TX))
+                               dmaengine_terminate_all(tspi->tx_dma_chan);
+                       if (tspi->is_curr_dma_xfer &&
+                           (tspi->cur_direction & DATA_DIR_RX))
+                               dmaengine_terminate_all(tspi->rx_dma_chan);
                        ret = -EIO;
+                       reset_control_assert(tspi->rst);
+                       udelay(2);
+                       reset_control_deassert(tspi->rst);
                        goto complete_xfer;
                }