[AArch64] Simplify AES*Tied pseudo expansion (NFC).
authorFlorian Hahn <florian.hahn@arm.com>
Wed, 2 Aug 2017 15:17:19 +0000 (15:17 +0000)
committerFlorian Hahn <florian.hahn@arm.com>
Wed, 2 Aug 2017 15:17:19 +0000 (15:17 +0000)
Summary:
Suggested by @t.p.northover in https://bugs.llvm.org/show_bug.cgi?id=34015.

Reviewers: javed.absar, t.p.northover, rengolin

Reviewed By: t.p.northover

Subscribers: aemerson, kristof.beyls, llvm-commits, t.p.northover

Differential Revision: https://reviews.llvm.org/D36223

llvm-svn: 309821

llvm/lib/Target/AArch64/AArch64ExpandPseudoInsts.cpp

index fdb90f4..d4d2910 100644 (file)
@@ -967,17 +967,10 @@ bool AArch64ExpandPseudo::expandMI(MachineBasicBlock &MBB,
     return expandCMP_SWAP_128(MBB, MBBI, NextMBBI);
 
   case AArch64::AESMCrrTied:
-  case AArch64::AESIMCrrTied: {
-    MachineInstrBuilder MIB =
-    BuildMI(MBB, MBBI, MI.getDebugLoc(),
-            TII->get(Opcode == AArch64::AESMCrrTied ? AArch64::AESMCrr :
-                                                      AArch64::AESIMCrr))
-      .add(MI.getOperand(0))
-      .add(MI.getOperand(1));
-    transferImpOps(MI, MIB, MIB);
-    MI.eraseFromParent();
+  case AArch64::AESIMCrrTied:
+    MI.setDesc(TII->get(Opcode == AArch64::AESMCrrTied ? AArch64::AESMCrr :
+                                                         AArch64::AESIMCrr));
     return true;
-   }
   }
   return false;
 }