ASoC: mediatek: mt8188: add required clocks
authorTrevor Wu <trevor.wu@mediatek.com>
Wed, 10 May 2023 03:55:24 +0000 (11:55 +0800)
committerMark Brown <broonie@kernel.org>
Mon, 15 May 2023 11:05:11 +0000 (20:05 +0900)
apll2_d4, apll12_div4, top_a2sys and top_aud_iec are possibly used in
the future. To prevent from breaking binding ABI after any mt8188 dts
upstream, add these clocks to clock list in advance.

Signed-off-by: Trevor Wu <trevor.wu@mediatek.com
Link: https://lore.kernel.org/r/20230510035526.18137-8-trevor.wu@mediatek.com
Signed-off-by: Mark Brown <broonie@kernel.org
sound/soc/mediatek/mt8188/mt8188-afe-clk.c
sound/soc/mediatek/mt8188/mt8188-afe-clk.h

index 02411be..4c24d0b 100644 (file)
@@ -25,14 +25,18 @@ static const char *aud_clks[MT8188_CLK_NUM] = {
 
        /* divider */
        [MT8188_CLK_TOP_APLL1_D4] = "apll1_d4",
+       [MT8188_CLK_TOP_APLL2_D4] = "apll2_d4",
        [MT8188_CLK_TOP_APLL12_DIV0] = "apll12_div0",
        [MT8188_CLK_TOP_APLL12_DIV1] = "apll12_div1",
        [MT8188_CLK_TOP_APLL12_DIV2] = "apll12_div2",
        [MT8188_CLK_TOP_APLL12_DIV3] = "apll12_div3",
+       [MT8188_CLK_TOP_APLL12_DIV4] = "apll12_div4",
        [MT8188_CLK_TOP_APLL12_DIV9] = "apll12_div9",
 
        /* mux */
        [MT8188_CLK_TOP_A1SYS_HP_SEL] = "top_a1sys_hp",
+       [MT8188_CLK_TOP_A2SYS_SEL] = "top_a2sys",
+       [MT8188_CLK_TOP_AUD_IEC_SEL] = "top_aud_iec",
        [MT8188_CLK_TOP_AUD_INTBUS_SEL] = "top_aud_intbus",
        [MT8188_CLK_TOP_AUDIO_H_SEL] = "top_audio_h",
        [MT8188_CLK_TOP_AUDIO_LOCAL_BUS_SEL] = "top_audio_local_bus",
index 04cb476..904505d 100644 (file)
@@ -23,13 +23,17 @@ enum {
        MT8188_CLK_APMIXED_APLL2,
        /* divider */
        MT8188_CLK_TOP_APLL1_D4,
+       MT8188_CLK_TOP_APLL2_D4,
        MT8188_CLK_TOP_APLL12_DIV0,
        MT8188_CLK_TOP_APLL12_DIV1,
        MT8188_CLK_TOP_APLL12_DIV2,
        MT8188_CLK_TOP_APLL12_DIV3,
+       MT8188_CLK_TOP_APLL12_DIV4,
        MT8188_CLK_TOP_APLL12_DIV9,
        /* mux */
        MT8188_CLK_TOP_A1SYS_HP_SEL,
+       MT8188_CLK_TOP_A2SYS_SEL,
+       MT8188_CLK_TOP_AUD_IEC_SEL,
        MT8188_CLK_TOP_AUD_INTBUS_SEL,
        MT8188_CLK_TOP_AUDIO_H_SEL,
        MT8188_CLK_TOP_AUDIO_LOCAL_BUS_SEL,