ARM: socfpga: dts: add osc1 as a possible parent for dbg_base_clk
authorDinh Nguyen <dinguyen@opensource.altera.com>
Sat, 25 Jul 2015 03:10:59 +0000 (22:10 -0500)
committerDinh Nguyen <dinguyen@opensource.altera.com>
Sat, 25 Jul 2015 03:10:59 +0000 (22:10 -0500)
The dbg_base_clk can also have osc1 has a parent.

Signed-off-by: Dinh Nguyen <dinguyen@opensource.altera.com>
arch/arm/boot/dts/socfpga.dtsi

index 86e0fb6..01bdaaa 100644 (file)
                                                dbg_base_clk: dbg_base_clk {
                                                        #clock-cells = <0>;
                                                        compatible = "altr,socfpga-perip-clk";
-                                                       clocks = <&main_pll>;
+                                                       clocks = <&main_pll>, <&osc1>;
                                                        div-reg = <0xe8 0 9>;
                                                        reg = <0x50>;
                                                };