; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 < %s | FileCheck %s
+
;
; Verify that the DAGCombiner is able to fold a vector AND into a blend
; if one of the operands to the AND is a vector of all constants, and each
; constant element is either zero or all-ones.
-
+;
define <4 x i32> @test1(<4 x i32> %A) {
; CHECK-LABEL: test1:
%3 = or <4 x i32> %1, %2
ret <4 x i32> %3
}
+
+;
+; fold (and (or x, C), D) -> D if (C & D) == D
+;
+
+define <2 x i64> @and_or_v2i64(<2 x i64> %a0) {
+; CHECK-LABEL: and_or_v2i64:
+; CHECK: # BB#0:
+; CHECK-NEXT: orps {{.*}}(%rip), %xmm0
+; CHECK-NEXT: andps {{.*}}(%rip), %xmm0
+; CHECK-NEXT: retq
+ %1 = or <2 x i64> %a0, <i64 255, i64 255>
+ %2 = and <2 x i64> %1, <i64 8, i64 8>
+ ret <2 x i64> %2
+}
+
+define <4 x i32> @and_or_v4i32(<4 x i32> %a0) {
+; CHECK-LABEL: and_or_v4i32:
+; CHECK: # BB#0:
+; CHECK-NEXT: orps {{.*}}(%rip), %xmm0
+; CHECK-NEXT: andps {{.*}}(%rip), %xmm0
+; CHECK-NEXT: retq
+ %1 = or <4 x i32> %a0, <i32 15, i32 15, i32 15, i32 15>
+ %2 = and <4 x i32> %1, <i32 3, i32 3, i32 3, i32 3>
+ ret <4 x i32> %2
+}