clk: starfive: jh7110-sys: Modify PLL clocks source
authorXingyu Wu <xingyu.wu@starfivetech.com>
Thu, 16 Mar 2023 03:05:13 +0000 (11:05 +0800)
committerJaehoon Chung <jh80.chung@samsung.com>
Mon, 24 Jul 2023 23:24:36 +0000 (08:24 +0900)
Modify PLL clocks source to be got from dts instead of
the fixed factor clocks.

Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
drivers/clk/starfive/Kconfig
drivers/clk/starfive/clk-starfive-jh7110-sys.c

index abe1de1..6818be5 100644 (file)
@@ -35,6 +35,7 @@ config CLK_STARFIVE_JH7110_SYS
        select AUXILIARY_BUS
        select CLK_STARFIVE_JH71X0
        select RESET_STARFIVE_JH7110
+       select CLK_STARFIVE_JH7110_PLL
        default ARCH_STARFIVE
        help
          Say yes here to support the system clock controller on the
index f98a508..ab82a49 100644 (file)
@@ -328,9 +328,6 @@ static struct clk_hw *jh7110_sysclk_get(struct of_phandle_args *clkspec, void *d
        if (idx < JH7110_SYSCLK_END)
                return &priv->reg[idx].hw;
 
-       if (idx >= JH7110_SYSCLK_PLL0_OUT && idx <= JH7110_SYSCLK_PLL2_OUT)
-               return priv->pll[idx - JH7110_SYSCLK_PLL0_OUT];
-
        return ERR_PTR(-EINVAL);
 }
 
@@ -354,29 +351,6 @@ static int __init jh7110_syscrg_probe(struct platform_device *pdev)
 
        dev_set_drvdata(priv->dev, (void *)(&priv->base));
 
-       /*
-        * These PLL clocks are not actually fixed factor clocks and can be
-        * controlled by the syscon registers of JH7110. They will be dropped
-        * and registered in the PLL clock driver instead.
-        */
-       /* 24MHz -> 1000.0MHz */
-       priv->pll[0] = devm_clk_hw_register_fixed_factor(priv->dev, "pll0_out",
-                                                        "osc", 0, 125, 3);
-       if (IS_ERR(priv->pll[0]))
-               return PTR_ERR(priv->pll[0]);
-
-       /* 24MHz -> 1066.0MHz */
-       priv->pll[1] = devm_clk_hw_register_fixed_factor(priv->dev, "pll1_out",
-                                                        "osc", 0, 533, 12);
-       if (IS_ERR(priv->pll[1]))
-               return PTR_ERR(priv->pll[1]);
-
-       /* 24MHz -> 1188.0MHz */
-       priv->pll[2] = devm_clk_hw_register_fixed_factor(priv->dev, "pll2_out",
-                                                        "osc", 0, 99, 2);
-       if (IS_ERR(priv->pll[2]))
-               return PTR_ERR(priv->pll[2]);
-
        for (idx = 0; idx < JH7110_SYSCLK_END; idx++) {
                u32 max = jh7110_sysclk_data[idx].max;
                struct clk_parent_data parents[4] = {};
@@ -414,9 +388,12 @@ static int __init jh7110_syscrg_probe(struct platform_device *pdev)
                                parents[i].fw_name = "tdm_ext";
                        else if (pidx == JH7110_SYSCLK_MCLK_EXT)
                                parents[i].fw_name = "mclk_ext";
-                       else if (pidx >= JH7110_SYSCLK_PLL0_OUT &&
-                                pidx <= JH7110_SYSCLK_PLL2_OUT)
-                               parents[i].hw = priv->pll[pidx - JH7110_SYSCLK_PLL0_OUT];
+                       else if (pidx == JH7110_SYSCLK_PLL0_OUT)
+                               parents[i].fw_name = "pll0_out";
+                       else if (pidx == JH7110_SYSCLK_PLL1_OUT)
+                               parents[i].fw_name = "pll1_out";
+                       else if (pidx == JH7110_SYSCLK_PLL2_OUT)
+                               parents[i].fw_name = "pll2_out";
                }
 
                clk->hw.init = &init;