ARM: dts: stm32: Reduce DHCOR SPI NOR frequency to 50 MHz
authorMarek Vasut <marex@denx.de>
Mon, 9 Aug 2021 12:13:24 +0000 (14:13 +0200)
committerAlexandre Torgue <alexandre.torgue@foss.st.com>
Fri, 15 Oct 2021 14:51:09 +0000 (16:51 +0200)
The SPI NOR is a bit further away from the SoC on DHCOR than on DHCOM,
which causes additional signal delay. At 108 MHz, this delay triggers
a sporadic issue where the first bit of RX data is not received by the
QSPI controller.

There are two options of addressing this problem, either by using the
DLYB block to compensate the extra delay, or by reducing the QSPI bus
clock frequency. The former requires calibration and that is overly
complex, so opt for the second option.

Fixes: 76045bc457104 ("ARM: dts: stm32: Add QSPI NOR on AV96")
Signed-off-by: Marek Vasut <marex@denx.de>
Cc: Alexandre Torgue <alexandre.torgue@foss.st.com>
Cc: Patrice Chotard <patrice.chotard@foss.st.com>
Cc: Patrick Delaunay <patrick.delaunay@foss.st.com>
Cc: linux-stm32@st-md-mailman.stormreply.com
To: linux-arm-kernel@lists.infradead.org
Signed-off-by: Alexandre Torgue <alexandre.torgue@foss.st.com>
arch/arm/boot/dts/stm32mp15xx-dhcor-som.dtsi

index 2b0ac60..44ecc47 100644 (file)
                compatible = "jedec,spi-nor";
                reg = <0>;
                spi-rx-bus-width = <4>;
-               spi-max-frequency = <108000000>;
+               spi-max-frequency = <50000000>;
                #address-cells = <1>;
                #size-cells = <1>;
        };