clk: x86: Support RV architecture
authorAkshu Agrawal <akshu.agrawal@amd.com>
Fri, 31 Jul 2020 13:36:04 +0000 (19:06 +0530)
committerRafael J. Wysocki <rafael.j.wysocki@intel.com>
Fri, 7 Aug 2020 18:12:00 +0000 (20:12 +0200)
There is minor difference between previous family of SoC and
the current one. Which is the there is only 48Mh fixed clk.
There is no mux and no option to select another freq as there in previous.

Signed-off-by: Akshu Agrawal <akshu.agrawal@amd.com>
Reviewed-by: Stephen Boyd <sboyd@kernel.org>
Signed-off-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
drivers/clk/x86/clk-fch.c

index b252f0c..8f7c514 100644 (file)
 #define ST_CLK_GATE    3
 #define ST_MAX_CLKS    4
 
+#define RV_CLK_48M     0
+#define RV_CLK_GATE    1
+#define RV_MAX_CLKS    2
+
 static const char * const clk_oscout1_parents[] = { "clk48MHz", "clk25MHz" };
 static struct clk_hw *hws[ST_MAX_CLKS];
 
@@ -37,33 +41,52 @@ static int fch_clk_probe(struct platform_device *pdev)
        if (!fch_data || !fch_data->base)
                return -EINVAL;
 
-       hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz", NULL, 0,
-                                                    48000000);
-       hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz", NULL, 0,
-                                                    25000000);
+       if (!fch_data->is_rv) {
+               hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
+                       NULL, 0, 48000000);
+               hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz",
+                       NULL, 0, 25000000);
+
+               hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux",
+                       clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents),
+                       0, fch_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0,
+                       NULL);
 
-       hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux",
-               clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents),
-               0, fch_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0, NULL);
+               clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk);
 
-       clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk);
+               hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
+                       "oscout1_mux", 0, fch_data->base + MISCCLKCNTL1,
+                       OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
 
-       hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1", "oscout1_mux",
-               0, fch_data->base + MISCCLKCNTL1, OSCCLKENB,
-               CLK_GATE_SET_TO_DISABLE, NULL);
+               devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE],
+                       "oscout1", NULL);
+       } else {
+               hws[RV_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
+                       NULL, 0, 48000000);
 
-       devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE], "oscout1",
-                                   NULL);
+               hws[RV_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
+                       "clk48MHz", 0, fch_data->base + MISCCLKCNTL1,
+                       OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
+
+               devm_clk_hw_register_clkdev(&pdev->dev, hws[RV_CLK_GATE],
+                       "oscout1", NULL);
+       }
 
        return 0;
 }
 
 static int fch_clk_remove(struct platform_device *pdev)
 {
-       int i;
+       int i, clks;
+       struct fch_clk_data *fch_data;
 
-       for (i = 0; i < ST_MAX_CLKS; i++)
+       fch_data = dev_get_platdata(&pdev->dev);
+
+       clks = fch_data->is_rv ? RV_MAX_CLKS : ST_MAX_CLKS;
+
+       for (i = 0; i < clks; i++)
                clk_hw_unregister(hws[i]);
+
        return 0;
 }