arm64: dts: imx8mq-librem5-r3: workaround i2c1 issue with 1GHz cpu voltage
authorMartin Kepplinger <martin.kepplinger@puri.sm>
Tue, 22 Dec 2020 15:13:47 +0000 (16:13 +0100)
committerShawn Guo <shawnguo@kernel.org>
Mon, 11 Jan 2021 01:20:13 +0000 (09:20 +0800)
This is a workaround for a hardware bug in the r3 revision that basically would
stop the system due to traffic on the i2c1 bus. A cpu voltage change would
trigger such traffic and that's what is avoided in order to work around it.

Signed-off-by: Martin Kepplinger <martin.kepplinger@puri.sm>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
arch/arm64/boot/dts/freescale/imx8mq-librem5-r3.dts

index 6704ea2..0d38327 100644 (file)
        compatible = "purism,librem5r3", "purism,librem5", "fsl,imx8mq";
 };
 
+&a53_opp_table {
+       opp-1000000000 {
+               opp-microvolt = <1000000>;
+       };
+};
+
 &accel_gyro {
        mount-matrix =  "1",  "0",  "0",
                        "0",  "1",  "0",