drm/amd/display: Refine update flags usage in update_dchubp_dpp
authorAndrew Jiang <Andrew.Jiang@amd.com>
Tue, 21 Nov 2017 20:59:42 +0000 (15:59 -0500)
committerAlex Deucher <alexander.deucher@amd.com>
Thu, 14 Dec 2017 15:54:31 +0000 (10:54 -0500)
- Only update DPP clock if it's a full update.
- Program viewport on position change. This caused SLS regressions.

Signed-off-by: Andrew Jiang <Andrew.Jiang@amd.com>
Reviewed-by: Tony Cheng <Tony.Cheng@amd.com>
Acked-by: Harry Wentland <harry.wentland@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c

index e9ecbcb..7846534 100644 (file)
@@ -1726,7 +1726,7 @@ static void update_dchubp_dpp(
        union plane_size size = plane_state->plane_size;
 
        /* depends on DML calculation, DPP clock value may change dynamically */
-       if (pipe_ctx->plane_state->update_flags.raw != 0) {
+       if (plane_state->update_flags.bits.full_update) {
                enable_dppclk(
                        dc->hwseq,
                        pipe_ctx->pipe_idx,
@@ -1770,7 +1770,8 @@ static void update_dchubp_dpp(
        }
 
        if (plane_state->update_flags.bits.full_update ||
-               plane_state->update_flags.bits.scaling_change) {
+               plane_state->update_flags.bits.scaling_change ||
+               plane_state->update_flags.bits.position_change) {
                hubp->funcs->mem_program_viewport(
                        hubp,
                        &pipe_ctx->plane_res.scl_data.viewport,