devicetree: bindings: rtc: add bindings for xilinx zynqmp rtc
authorSuneel Garapati <suneel.garapati@xilinx.com>
Wed, 19 Aug 2015 09:53:21 +0000 (15:23 +0530)
committerAlexandre Belloni <alexandre.belloni@free-electrons.com>
Sat, 5 Sep 2015 17:37:19 +0000 (19:37 +0200)
adds file for description on device node bindings for RTC
found on Xilinx Zynq Ultrascale+ MPSoC.

Signed-off-by: Suneel Garapati <suneel.garapati@xilinx.com>
Signed-off-by: Alexandre Belloni <alexandre.belloni@free-electrons.com>
Documentation/devicetree/bindings/rtc/xlnx-rtc.txt [new file with mode: 0644]

diff --git a/Documentation/devicetree/bindings/rtc/xlnx-rtc.txt b/Documentation/devicetree/bindings/rtc/xlnx-rtc.txt
new file mode 100644 (file)
index 0000000..0df6f01
--- /dev/null
@@ -0,0 +1,25 @@
+* Xilinx Zynq Ultrascale+ MPSoC Real Time Clock
+
+RTC controller for the Xilinx Zynq MPSoC Real Time Clock
+Separate IRQ lines for seconds and alarm
+
+Required properties:
+- compatible: Should be "xlnx,zynqmp-rtc"
+- reg: Physical base address of the controller and length
+       of memory mapped region.
+- interrupts: IRQ lines for the RTC.
+- interrupt-names: interrupt line names eg. "sec" "alarm"
+
+Optional:
+- calibration: calibration value for 1 sec period which will
+               be programmed directly to calibration register
+
+Example:
+rtc: rtc@ffa60000 {
+       compatible = "xlnx,zynqmp-rtc";
+       reg = <0x0 0xffa60000 0x100>;
+       interrupt-parent = <&gic>;
+       interrupts = <0 26 4>, <0 27 4>;
+       interrupt-names = "alarm", "sec";
+       calibration = <0x198233>;
+};