media: camss: Point sdm845 at the correct vdda regulators
authorBryan O'Donoghue <bryan.odonoghue@linaro.org>
Tue, 11 Jan 2022 12:52:11 +0000 (13:52 +0100)
committerMauro Carvalho Chehab <mchehab@kernel.org>
Mon, 7 Mar 2022 10:47:08 +0000 (11:47 +0100)
Reviewing the RB3 schematic its clear that we have missed out on defining
one of the power-rails associated with the CSI PHY.

Other PHYs such as the UFS, PCIe and USB connect to these rails and define
each regulator individually.

This means if we were to switch off the other various PHYs which enable
these rails, the CAMSS would not appropriately power-on the CSI PHY.

Reviewed-by: Robert Foss <robert.foss@linaro.org>
Signed-off-by: Bryan O'Donoghue <bryan.odonoghue@linaro.org>
Signed-off-by: Hans Verkuil <hverkuil-cisco@xs4all.nl>
Signed-off-by: Mauro Carvalho Chehab <mchehab@kernel.org>
drivers/media/platform/qcom/camss/camss.c

index d81585e..c23d7b0 100644 (file)
@@ -543,7 +543,7 @@ static const struct resources csiphy_res_845[] = {
 static const struct resources csid_res_845[] = {
        /* CSID0 */
        {
-               .regulators = { NULL },
+               .regulators = { "vdda-phy", "vdda-pll" },
                .clock = { "cpas_ahb", "cphy_rx_src", "slow_ahb_src",
                                "soc_ahb", "vfe0", "vfe0_src",
                                "vfe0_cphy_rx", "csi0",
@@ -563,7 +563,7 @@ static const struct resources csid_res_845[] = {
 
        /* CSID1 */
        {
-               .regulators = { NULL },
+               .regulators = { "vdda-phy", "vdda-pll" },
                .clock = { "cpas_ahb", "cphy_rx_src", "slow_ahb_src",
                                "soc_ahb", "vfe1", "vfe1_src",
                                "vfe1_cphy_rx", "csi1",
@@ -583,7 +583,7 @@ static const struct resources csid_res_845[] = {
 
        /* CSID2 */
        {
-               .regulators = { NULL },
+               .regulators = { "vdda-phy", "vdda-pll" },
                .clock = { "cpas_ahb", "cphy_rx_src", "slow_ahb_src",
                                "soc_ahb", "vfe_lite", "vfe_lite_src",
                                "vfe_lite_cphy_rx", "csi2",