PCI: brcmstb: Fix window register offset from 4 to 8
authorJim Quinlan <jquinlan@broadcom.com>
Thu, 7 May 2020 20:15:41 +0000 (16:15 -0400)
committerLorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Mon, 11 May 2020 10:46:39 +0000 (11:46 +0100)
The outbound memory window registers were being referenced
with an incorrect stride offset.  This probably wasn't noticed
previously as there was likely only one such window employed.

Link: https://lore.kernel.org/r/20200507201544.43432-3-james.quinlan@broadcom.com
Fixes: c0452137034b ("PCI: brcmstb: Add Broadcom STB PCIe host controller driver")
Signed-off-by: Jim Quinlan <jquinlan@broadcom.com>
Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Acked-by: Florian Fainelli <f.fainelli@gmail.com>
Acked-by: Nicolas Saenz Julienne <nsaenzjulienne@suse.de>
drivers/pci/controller/pcie-brcmstb.c

index e847528..a4a7053 100644 (file)
 
 #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LO               0x400c
 #define PCIE_MEM_WIN0_LO(win)  \
-               PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LO + ((win) * 4)
+               PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LO + ((win) * 8)
 
 #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_HI               0x4010
 #define PCIE_MEM_WIN0_HI(win)  \
-               PCIE_MISC_CPU_2_PCIE_MEM_WIN0_HI + ((win) * 4)
+               PCIE_MISC_CPU_2_PCIE_MEM_WIN0_HI + ((win) * 8)
 
 #define PCIE_MISC_RC_BAR1_CONFIG_LO                    0x402c
 #define  PCIE_MISC_RC_BAR1_CONFIG_LO_SIZE_MASK         0x1f