arm64: tegra: Add missing DFLL reset on Tegra210
authorDiogo Ivo <diogo.ivo@tecnico.ulisboa.pt>
Fri, 29 Apr 2022 12:58:43 +0000 (13:58 +0100)
committerThierry Reding <treding@nvidia.com>
Wed, 4 May 2022 09:22:43 +0000 (11:22 +0200)
Commit 4782c0a5dd88 ("clk: tegra: Don't deassert reset on enabling
clocks") removed deassertion of reset lines when enabling peripheral
clocks. This breaks the initialization of the DFLL driver which relied
on this behaviour.

In order to be able to fix this, add the corresponding reset to the DT.
Tested on Google Pixel C.

Cc: stable@vger.kernel.org
Fixes: 4782c0a5dd88 ("clk: tegra: Don't deassert reset on enabling clocks")
Signed-off-by: Diogo Ivo <diogo.ivo@tecnico.ulisboa.pt>
Signed-off-by: Thierry Reding <treding@nvidia.com>
arch/arm64/boot/dts/nvidia/tegra210.dtsi

index 218a2b3..4f0e51f 100644 (file)
                         <&tegra_car TEGRA210_CLK_DFLL_REF>,
                         <&tegra_car TEGRA210_CLK_I2C5>;
                clock-names = "soc", "ref", "i2c";
-               resets = <&tegra_car TEGRA210_RST_DFLL_DVCO>;
-               reset-names = "dvco";
+               resets = <&tegra_car TEGRA210_RST_DFLL_DVCO>,
+                        <&tegra_car 155>;
+               reset-names = "dvco", "dfll";
                #clock-cells = <0>;
                clock-output-names = "dfllCPU_out";
                status = "disabled";