arm64: dts: rockchip: adjust rk3568 pll clocks
authorPeter Geis <pgwipeout@gmail.com>
Wed, 28 Jul 2021 18:00:32 +0000 (14:00 -0400)
committerHeiko Stuebner <heiko@sntech.de>
Wed, 15 Sep 2021 15:50:30 +0000 (17:50 +0200)
commitf7c5b9c2a1af765de0aae3a21073e051e95448bf
tree74fcf519120df7626642012238ab3b0e10cf66fc
parent0dcec571cee519989d9536fd31328cdcbc0a45c7
arm64: dts: rockchip: adjust rk3568 pll clocks

The rk3568 gpll should run at 1200mhz and the ppll should run at 200mhz.
These are set incorrectly by the bootloader, so fix them here.

gpll boots at 1188mhz, but to get most accurate dividers for all
gpll_dividers it needs to run at 1200mhz, otherwise everyone downstream
isn't quite right.

ppll feeds the combophys, which has a divide by 2 clock, so 200mhz is
required to reach a 100mhz clock input for them.

The vendor-kernel also makes this fix.

Signed-off-by: Peter Geis <pgwipeout@gmail.com>
[pulled deeper explanation from discussion into commit message]
Link: https://lore.kernel.org/r/20210728180034.717953-7-pgwipeout@gmail.com
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
arch/arm64/boot/dts/rockchip/rk356x.dtsi