clk: mediatek: add the option for determining PLL source clock
authorChen Zhong <chen.zhong@mediatek.com>
Thu, 5 Oct 2017 03:50:23 +0000 (11:50 +0800)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Wed, 20 Dec 2017 09:07:29 +0000 (10:07 +0100)
commitd6b6302c36b5459f3f2fa8d5e978b3e25f7e2723
tree3b6c72fba4aea09e2d74fbca2d37355a9559b372
parent2850c3ec0d25a4f729bd7f2212e178c9303e697a
clk: mediatek: add the option for determining PLL source clock

[ Upstream commit c955bf3998efa3355790a4d8c82874582f1bc727 ]

Since the previous setup always sets the PLL using crystal 26MHz, this
doesn't always happen in every MediaTek platform. So the patch added
flexibility for assigning extra member for determining the PLL source
clock.

Signed-off-by: Chen Zhong <chen.zhong@mediatek.com>
Signed-off-by: Sean Wang <sean.wang@mediatek.com>
Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Signed-off-by: Sasha Levin <alexander.levin@verizon.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/clk/mediatek/clk-mtk.h
drivers/clk/mediatek/clk-pll.c