clk: hi6220: Change syspll and media_syspll clk to 1.19GHz
authorXinliang Liu <xinliang.liu@linaro.org>
Wed, 29 Jun 2016 08:45:54 +0000 (16:45 +0800)
committerMichael Turquette <mturquette@baylibre.com>
Wed, 6 Jul 2016 22:20:31 +0000 (15:20 -0700)
commitc6e80ace83a90a410d09de0727ff9b151de6291a
treea7204cd3face64768e2752f235c9c5885adc996a
parent1f501d632ed2f719d36c62ba1f8a68de0200391a
clk: hi6220: Change syspll and media_syspll clk to 1.19GHz

In the bootloader of HiKey/96boards, syspll and media_syspll clk
was initialized to 1.19GHz. So, here changes it in kernel accordingly.

1.19GHz was chosen over 1.2GHz because at 1.19GHz we get more precise
HDMI pixel clock (1.19G/16 = 74.4MHz) for 1280x720p@60Hz HDMI
(74.25MHz required by standards). Closer pixel clock means better
compatibility to HDMI monitors.

Signed-off-by: Guodong Xu <guodong.xu@linaro.org>
Signed-off-by: Xinliang Liu <xinliang.liu@linaro.org>
Signed-off-by: Michael Turquette <mturquette@baylibre.com>
Link: lkml.kernel.org/r/1467189955-21694-1-git-send-email-guodong.xu@linaro.org
drivers/clk/hisilicon/clk-hi6220.c