KVM: X86: Fix MSR range of APIC registers in X2APIC mode
authorXiaoyao Li <xiaoyao.li@intel.com>
Tue, 16 Jun 2020 07:33:07 +0000 (15:33 +0800)
committerPaolo Bonzini <pbonzini@redhat.com>
Tue, 23 Jun 2020 09:49:45 +0000 (05:49 -0400)
commitbf10bd0be53282183f374af23577b18b5fbf7801
treeefbe983fdb691d2b21137faf9a7cd9b015cb0dd6
parentbf09fb6cba4f7099620cc9ed32d94c27c4af992e
KVM: X86: Fix MSR range of APIC registers in X2APIC mode

Only MSR address range 0x800 through 0x8ff is architecturally reserved
and dedicated for accessing APIC registers in x2APIC mode.

Fixes: 0105d1a52640 ("KVM: x2apic interface to lapic")
Signed-off-by: Xiaoyao Li <xiaoyao.li@intel.com>
Message-Id: <20200616073307.16440-1-xiaoyao.li@intel.com>
Cc: stable@vger.kernel.org
Reviewed-by: Sean Christopherson <sean.j.christopherson@intel.com>
Reviewed-by: Jim Mattson <jmattson@google.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
arch/x86/kvm/x86.c