arm64: dts: rockchip: Assign PLL_PPLL clock rate to 1.1 GHz on rk3588s
authorCristian Ciocaltea <cristian.ciocaltea@collabora.com>
Sun, 2 Apr 2023 09:50:51 +0000 (12:50 +0300)
committerHeiko Stuebner <heiko@sntech.de>
Wed, 5 Apr 2023 17:30:20 +0000 (19:30 +0200)
commitb46a22dea7530cf530a45c6b84c03300083b813d
tree9ec1ce0d1592e61f42886a790e2c34b48c4bcc94
parent87810bda8a8472a9a106c6de34a032fb6a4b425b
arm64: dts: rockchip: Assign PLL_PPLL clock rate to 1.1 GHz on rk3588s

The clock rate for PLL_PPLL has been wrongly initialized to 100 MHz
instead of 1.1 GHz. Fix it.

Fixes: c9211fa2602b ("arm64: dts: rockchip: Add base DT for rk3588 SoC")
Reported-by: Sebastian Reichel <sebastian.reichel@collabora.com>
Signed-off-by: Cristian Ciocaltea <cristian.ciocaltea@collabora.com>
Link: https://lore.kernel.org/r/20230402095054.384739-3-cristian.ciocaltea@collabora.com
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
arch/arm64/boot/dts/rockchip/rk3588s.dtsi