arm64/mm: Define ID_AA64MMFR0_TGRAN_2_SHIFT
authorAnshuman Khandual <anshuman.khandual@arm.com>
Tue, 10 Aug 2021 04:29:42 +0000 (09:59 +0530)
committerMarc Zyngier <maz@kernel.org>
Wed, 11 Aug 2021 14:33:46 +0000 (15:33 +0100)
commitb31578f627177bda5c16894e3170a7a6a1236136
treec1385a569e4763753439cd3bf7bdcc2105827c4c
parent6fadc1241c33fe0228c94bc6a1aa6c1da8872e8b
arm64/mm: Define ID_AA64MMFR0_TGRAN_2_SHIFT

Streamline the Stage-2 TGRAN value extraction from ID_AA64MMFR0 register by
adding a page size agnostic ID_AA64MMFR0_TGRAN_2_SHIFT. This is similar to
the existing Stage-1 TGRAN shift i.e ID_AA64MMFR0_TGRAN_SHIFT.

Cc: Catalin Marinas <catalin.marinas@arm.com>
Cc: Will Deacon <will@kernel.org>
Cc: Marc Zyngier <maz@kernel.org>
Cc: linux-arm-kernel@lists.infradead.org
Cc: kvmarm@lists.cs.columbia.edu
Cc: linux-kernel@vger.kernel.org
Signed-off-by: Anshuman Khandual <anshuman.khandual@arm.com>
Acked-by: Will Deacon <will@kernel.org>
Signed-off-by: Marc Zyngier <maz@kernel.org>
Link: https://lore.kernel.org/r/1628569782-30213-1-git-send-email-anshuman.khandual@arm.com
arch/arm64/include/asm/sysreg.h
arch/arm64/kvm/reset.c