imx: dma: correct MXS_DMA_ALIGNMENT
authorPeng Fan <Peng.Fan@freescale.com>
Wed, 20 May 2015 02:28:48 +0000 (10:28 +0800)
committerStefano Babic <sbabic@denx.de>
Tue, 26 May 2015 12:14:49 +0000 (14:14 +0200)
commitab87fc6bbd80f4e702e7dde102b1c74f0f4678b3
tree0790b0a014580d7cdb7e7fc8ab713a199a7733d8
parent48dbc74ea53396e39b3f59ec1a0049444610f3dd
imx: dma: correct MXS_DMA_ALIGNMENT

We should not hardcode MXS_DMA_ALIGNMENT to 32, since we can not guarantee
that socs' cache line size is 32 bytes.
If on chips whose cache line size is 64 bytes, error occurs:
"
NAND:  ERROR: v7_dcache_inval_range - start address is not aligned - 0xbdf1d1a0
ERROR: v7_dcache_inval_range - stop address is not aligned - 0xbdf1f4a0
ERROR: v7_dcache_inval_range - start address is not aligned - 0xbdf1d1a0
"
Align MXS_DMA_ALIGNMENT with ARCH_DMA_MINALIGN whose value is same to
CONFIG_SYS_CACHELINE_SIZE if CONFIG_SYS_CACHELINE_SIZE defined.

Signed-off-by: Peng Fan <Peng.Fan@freescale.com>
Acked-by: Marek Vasut <marex@denx.de>
arch/arm/include/asm/imx-common/dma.h