x86: baytrail: Add documentation for FSP memory-down values
authorStefan Roese <sr@denx.de>
Mon, 18 Jan 2016 10:55:44 +0000 (11:55 +0100)
committerBin Meng <bmeng.cn@gmail.com>
Thu, 28 Jan 2016 05:53:29 +0000 (13:53 +0800)
commit9b5dbe135887cf0853c175780f5b16b3fd0974a4
tree70d2d0faa264be47428dd54b78af609375778eec
parentb20c38a973a51bf3f663bd298c63ad1b8e0de445
x86: baytrail: Add documentation for FSP memory-down values

This patch adds the documentation for the memory-down parameters
of the Intel FSP. To configure a board without SPD DDR DIMM but
with onboard DDR chips. The values are taken from the coreboot
header:

src/soc/intel/fsp_baytrail/chip.h

(git ID da1a70ea from 2016-01-16 as reference).

Signed-off-by: Stefan Roese <sr@denx.de>
Cc: Andrew Bradford <andrew.bradford@kodakalaris.com>
Cc: Bin Meng <bmeng.cn@gmail.com>
Cc: Simon Glass <sjg@chromium.org>
Reviewed-by: Bin Meng <bmeng.cn@gmail.com>
doc/device-tree-bindings/misc/intel,baytrail-fsp.txt