riscv: dts: microchip: add qspi compatible fallback
authorConor Dooley <conor.dooley@microchip.com>
Wed, 10 Aug 2022 08:59:15 +0000 (09:59 +0100)
committerConor Dooley <conor.dooley@microchip.com>
Mon, 15 Aug 2022 20:07:41 +0000 (21:07 +0100)
commit7eac0081a8e958106ed3aea402c8105f30fad6d9
tree3c3f672a16c6357efee8c61e0e50005d3ae2a0e4
parent69dac8e431af26173ca0a1ebc87054e01c585bcc
riscv: dts: microchip: add qspi compatible fallback

The "hard" QSPI peripheral on PolarFire SoC is derived from version 2
of the FPGA IP core. The original binding had no fallback etc, so this
device tree is valid as is. There was also no functional driver for the
QSPI IP, so no device with a devicetree from a previous mainline
release will regress.

Link: https://lore.kernel.org/linux-spi/7c9f0d96-2882-964a-cd1f-916ddb3f0410@linaro.org/
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
arch/riscv/boot/dts/microchip/mpfs.dtsi