clk: renesas: r9a06g032: Switch to .determine_rate()
authorGeert Uytterhoeven <geert+renesas@glider.be>
Thu, 1 Apr 2021 13:03:24 +0000 (15:03 +0200)
committerGeert Uytterhoeven <geert+renesas@glider.be>
Tue, 11 May 2021 08:00:40 +0000 (10:00 +0200)
commit6bd913f54f2f1973e741c6cf36b90175e8963175
tree1cdacf28642d60cbb1dff58925bf4dd94dccb57b
parent02c69593e62d51dd6b29b58724a6947ba72074f0
clk: renesas: r9a06g032: Switch to .determine_rate()

As the .round_rate() callback returns a long clock rate, it cannot
return clock rates that do not fit in signed long, but do fit in
unsigned long.  Hence switch the divider clocks on RZ/N1 from the old
.round_rate() callback to the newer .determine_rate() callback, which
does not suffer from this limitation.

Note that range checking is not yet implemented.

Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/r/7a384d02b85cdaac4a0e2b357582c8244b9a6f98.1617282116.git.geert+renesas@glider.be
drivers/clk/renesas/r9a06g032-clocks.c