drm/bridge: tc358767: increase PLL lock time delay
authorDavid Jander <david@protonic.nl>
Fri, 21 Jul 2023 16:53:27 +0000 (18:53 +0200)
committerMarek Vasut <marex@denx.de>
Fri, 21 Jul 2023 19:29:50 +0000 (21:29 +0200)
commit63fbe9db8127409d1f2eb7b92034204c21905f1c
tree04c4f21ae44f63e1effec47628e4f32cec1cafa2
parent4cfe5cc02e3f62ef4fe96a4e1fbda84e7a6d279e
drm/bridge: tc358767: increase PLL lock time delay

The PLL often fails to lock with this delay. The new value was
determined by trial and error increasing the delay bit by bit
until the error did not occurr anymore even after several tries.
Then double that value was taken as the minimum delay to be safe.

Signed-off-by: David Jander <david@protonic.nl>
Signed-off-by: Lucas Stach <l.stach@pengutronix.de>
Reviewed-by: Marek Vasut <marex@denx.de>
Tested-by: Marek Vasut <marex@denx.de> # TC9595
Reviewed-by: Marek Vasut <marex@denx.de>
Signed-off-by: Marek Vasut <marex@denx.de>
Link: https://patchwork.freedesktop.org/patch/msgid/20230721165328.3968759-1-l.stach@pengutronix.de
drivers/gpu/drm/bridge/tc358767.c