corenet_ds: pick the middle value for all tested timing parameters
authorYork Sun <yorksun@freescale.com>
Wed, 19 Jan 2011 23:37:33 +0000 (15:37 -0800)
committerKumar Gala <galak@kernel.crashing.org>
Sat, 5 Mar 2011 16:13:50 +0000 (10:13 -0600)
commit59a4089f82979d8cf24fa3ec39ea5d9cf2f42bb0
tree3d4befb85e4653fc8e6dcc760584b0d08efbd9c3
parentf5b6fb7c1b988cdec8db9e96dd05d1df46c22e6b
corenet_ds: pick the middle value for all tested timing parameters

For DDR3 controller, the clk_adjust and wrlvl_start are platform-dependent.
The best values should be picked up from the middle of all working
combinations. This patch updates the table with confirmed values tested on
Hynix dual-rank UDIMMs (HMT125U7BFR8C-H9) at 1300MT/s, 1200MT/s, 1000MT/s,
900MT/s, 800MT/s and Kingston quad-rank RDIMMs (KVR1333D3Q8R9S/4G) at 1300MT/s,
1200MT/s, 1000MT/s.

Signed-off-by: York Sun <yorksun@freescale.com>
board/freescale/corenet_ds/ddr.c